|
|
|
Renesas Electronics Corporation.<br>Renesas Electronics, Corp.<br>
|
Part No. |
M38030F2L-XXXHP M38030F2L-XXXKP M38030F2L-XXXSP M38030F2L-XXXWG M38030MAL-XXXWG M38030MAL-XXXKP M38030FAL-XXXSP M38031FAL-XXXHP M38030FAL-XXXWG M38030MAL-XXXHP M38030FAL-XXXKP M38031FAL-XXXKP M38030FAL-XXXHP M38031FAL-XXXSP M38031FAL-XXXWG M38030MAL-XXXSP M38030F3L-XXXHP M38030F3L-XXXWG M38030M3L-XXXKP M38030F3L-XXXSP M38030F3L-XXXKP M38030M3L-XXXHP M38030FbL-XXXWG M38030MbL-XXXHP M38030FbL-XXXHP M38030FbL-XXXSP M38030MbL-XXXKP M38030M2L-XXXHP M38030M2L-XXXKP M38030M2L-XXXSP M38030M2L-XXXWG M38031F2L-XXXHP M38031F2L-XXXKP M38031F2L-XXXSP M38031F2L-XXXWG M38030Fb-XXXHP M38031FbL-XXXSP M38035MbL-XXXSP M38038FbL-XXXSP M38039FbL-XXXSP M38030MbL-XXXSP M38036MbL-XXXSP M38037FbL-XXXSP M38037MbL-XXXSP M38036FbL-XXXSP M38038MbL-XXXSP M38031FC-XXXHP M38031FC-XXXKP M38031FC-XXXWG M38031FCL-XXXHP M38031FCL-XXXKP M38031FCL-XXXSP M38031FCL-XXXWG M38031F5-XXXKP M38031F5-XXXSP M38031F5-XXXWG M38031F5L-XXXHP M38031F5L-XXXKP M38031F5L-XXXSP M38031F5L-XXXWG M38030F1-XXXHP M38030F1-XXXKP M38030F1-XXXSP M38030F1-XXXWG M38030F1L-XXXHP M38030F1L-XXXKP M38030F1L-XXXSP M38030F1L-XXXWG M38031F1-XXXKP M38031F1-XXXWG M38031F1L-XXXHP M38031F1L-XXXKP M38031F6-XXXHP M38031F6-XXXKP M38031F6-XXXSP M38031F6-XXXWG M
|
Description |
256 Kbit (32K x 8) nvSRAM; organization: 32Kb x 8; Vcc (V): 2.7 to 3.6 V; Density: 256 Kb; Package: SOIC<br>3.3V Zero Delay Clock buffer; Voltage (V): 3.3 V; Frequency Range: 10 MHz to 133 MHz; Outputs: 5; Operating Range: 0 to 70 C<br>256K (32K x 8) Static RAM; Density: 256 Kb; organization: 32Kb x 8; Vcc (V): or='#FF0000'>4.50 to 5.50 V;<br>Three-PLL General Purpose FLASH Programmable Clock Generator; Voltage (V): 3.3 V; Input Range: 1 MHz to 166 MHz; Output Range: 1 MHz to 200 MHz; Outputs: 6<br>5V, 3.3V, ISR(TM) High-Performance CPLDs; # Macrocells: 256; Vcc (V): 3.3; fMax (MHz): 66; tPD (ns): 12<br>8-or='#FF0000'>mbit (512K x 16) Static RAM; Density: 8 Mb; organization: or='#FF0000'>512kb x 16; Vcc (V): 2.20 to 3.60 V;<br>9-or='#FF0000'>mbit (256K x 36/512K x 18) Pipelined SRAM; Architecture: Standard Sync, Pipeline SCD; Density: 9 Mb; organization: or='#FF0000'>512kb x 18; Vcc (V): 3.1 to 3.6 V<br>9-or='#FF0000'>mbit (256K x 36/512K x 18) Flow-Through SRAM; Architecture: Standard Sync, Flow-through; Density: 9 Mb; organization: or='#FF0000'>512kb x 18; Vcc (V): 3.1 to 3.6 V<br>18-or='#FF0000'>mbit QDR(TM)-II SRAM or='#FF0000'>4-Word burst Architecture; Architecture: QDR-II, or='#FF0000'>4 Word burst; Density: 18 Mb; organization: or='#FF0000'>512kb x 36; Vcc (V): 1.7 to 1.9 V<br>Four Output PCI-X and General Purpose buffer; Voltage (V): 3.3 V; Frequency Range: 0 MHz to 1or='#FF0000'>40 MHz; Outputs: or='#FF0000'>4; Operating Range: 0 to 70 C<br>18-or='#FF0000'>mbit QDR(TM)-II SRAM 2-Word burst Architecture; Architecture: QDR-II, 2 Word burst; Density: 18 Mb; organization: or='#FF0000'>512kb x 36; Vcc (V): 1.7 to 1.9 V<br>9-or='#FF0000'>mbit (256K x 36/512K x 18) Flow-Through SRAM with NobL(TM) Architecture; Architecture: NobL, Flow-through; Density: 9 Mb; organization: or='#FF0000'>512kb x 18; Vcc (V): 3.1 to 3.6 V<br>9-or='#FF0000'>mbit (256K x 36/512K x 18) Pipelined SRAM with NobL(TM) Architecture; Architecture: NobL, Pipeline; Density: 9 Mb; organization: or='#FF0000'>512kb x 18; Vcc (V): 2.or='#FF0000'>4 to 2.6 V<br>or='#FF0000'>4-or='#FF0000'>mbit (512K x 8) Static RAM; Density: or='#FF0000'>4 Mb; organization: or='#FF0000'>512kb x 8; Vcc (V): or='#FF0000'>4.50 to 5.50 V;<br>or='#FF0000'>4-or='#FF0000'>mbit (256K x 16) Static RAM; Density: or='#FF0000'>4 Mb; organization: 256kb x 16; Vcc (V): 2.20 to 3.60 V;<br>6or='#FF0000'>4K x 16 Static RAM; Density: 1 Mb; organization: 6or='#FF0000'>4Kb x 16; Vcc (V): 3.0 to 3.6 V;<br>1-or='#FF0000'>mbit (6or='#FF0000'>4K x 16) Static RAM; Density: 1 Mb; organization: 6or='#FF0000'>4Kb x 16; Vcc (V): or='#FF0000'>4.5 to 5.5 V;<br>9-or='#FF0000'>mbit (256K x 36/512K x 18) Pipelined SRAM; Architecture: Standard Sync, Pipeline SCD; Density: 9 Mb; organization: 256kb x 36; Vcc (V): 3.1 to 3.6 V<br>1-or='#FF0000'>mbit (6or='#FF0000'>4K x 16) Static RAM; Density: 1 Mb; organization: 6or='#FF0000'>4Kb x 16; Vcc (V): 3.0 to 3.6 V;<br>or='#FF0000'>4 or='#FF0000'>mbit (512K x 8/256K x 16) nvSRAM; organization: or='#FF0000'>512kb x 8; Vcc (V): 2.7 to 3.6 V; Density: or='#FF0000'>4 Mb; Package: TSOP<br>or='#FF0000'>4 or='#FF0000'>mbit (512K x 8/256K x 16) nvSRAM; organization: 256kb x 16; Vcc (V): 2.7 to 3.6 V; Density: or='#FF0000'>4 Mb; Package: TSOP<br>16-or='#FF0000'>mbit (1M x 16 / 2M x 8) Static RAM; Density: 16 Mb; organization: 1Mb x 16; Vcc (V): or='#FF0000'>4.50 to 5.50 V;<br>or='#FF0000'>4K x 16/18 and 8K x 16/18 Dual-Port Static RAM with SEM, INT, bUSY; Density: 128 Kb; organization: 8Kb x 16; Vcc (V): or='#FF0000'>4.5 to 5.5 V; Speed: 35 ns<br>9-or='#FF0000'>mbit (256K x 36/512K x 18) Pipelined SRAM with NobL(TM) Architecture; Architecture: NobL, Pipeline; Density: 9 Mb; organization: 256kb x 36; Vcc (V): 3.1 to 3.6 V<br>9-or='#FF0000'>mbit (256K x 36/512K x 18) Flow-Through SRAM with NobL(TM) Architecture; Architecture: NobL, Flow-through; Density: 9 Mb; organization: 256kb x 36; Vcc (V): 3.1 to 3.6 V<br>9-or='#FF0000'>mbit (256K x 36/512K x 18) Pipelined SRAM with NobL(TM) Architecture; Architecture: NobL, Pipeline; Density: 9 Mb; organization: 256kb x 36; Vcc (V): 2.or='#FF0000'>4 to 2.6 V<br>9-or='#FF0000'>mbit (256K x 36/512K x 18) Pipelined SRAM with NobL(TM) Architecture; Architecture: NobL, Pipeline; Density: 9 Mb; organization: or='#FF0000'>512kb x 18; Vcc (V): 3.1 to 3.6 V<br>8-or='#FF0000'>mbit (512K x 16) Static RAM; Density: 8 Mb; organization: or='#FF0000'>512kb x 16; Vcc (V): or='#FF0000'>4.50 to 5.50 V;<br>9-or='#FF0000'>mbit (256K x 36/512K x 18) Flow-Through SRAM; Architecture: Standard Sync, Flow-through; Density: 9 Mb; organization: 256kb x 36; Vcc (V): 3.1 to 3.6 V<br>256K x 16 Static RAM; Density: or='#FF0000'>4 Mb; organization: 256kb x 16; Vcc (V): or='#FF0000'>4.5 to 5.5 V;<br>9-or='#FF0000'>mbit (256K x 36/512K x 18) Pipelined DCD Sync SRAM; Architecture: Standard Sync, Pipeline DCD; Density: 9 Mb; organization: 256kb x 36; Vcc (V): 3.1 to 3.6 V<br>or='#FF0000'>4-or='#FF0000'>mbit (256K x 16) Static RAM; Density: or='#FF0000'>4 Mb; organization: 256kb x 16; Vcc (V): 3.0 to 3.6 V;<br>8-or='#FF0000'>mbit (102or='#FF0000'>4K x 8) Static RAM; Density: 8 Mb; organization: 1Mb x 8; Vcc (V): 2.20 to 3.60 V;<br>18-or='#FF0000'>mbit (512K x 36/1M x 18) Pipelined SRAM with NobL(TM) Architecture; Architecture: NobL, Pipeline; Density: 18 Mb; organization: or='#FF0000'>512kb x 36; Vcc (V): 3.1 to 3.6 V<br>256K x 16 Static RAM; Density: or='#FF0000'>4 Mb; organization: 256kb x 16; Vcc (V): 3.0 to 3.6 V;<br>8-or='#FF0000'>mbit (1M x 8) Static RAM; Density: 8 Mb; organization: 1Mb x 8; Vcc (V): 2.20 to 3.60 V;<br>3.3V Zero Delay buffer; Voltage (V): 3.3 V; Frequency Range: 10 MHz to 133 MHz; Outputs: 8; Operating Range: -or='#FF0000'>40 to 85 C<br>Programmable Skew Clock buffer; Voltage (V): 5.0 V; Operating Frequency: 3.75 MHz to 80 MHz; Outputs: 8; Operating Range: -or='#FF0000'>40 to 85 C<br>18-or='#FF0000'>mbit (512K x 36/1M x 18) Flow-Through SRAM with NobL(TM) Architecture; Architecture: NobL, Flow-through; Density: 18 Mb; organization: or='#FF0000'>512kb x 36; Vcc (V): 3.1 to 3.6 V<br>18-or='#FF0000'>mbit (512K x 36/1M x 18) Pipelined SRAM with NobL(TM) Architecture; Architecture: NobL, Pipeline; Density: 18 Mb; organization: 1Mb x 18; Vcc (V): 3.1 to 3.6 V<br>512K x 8 Static RAM; Density: or='#FF0000'>4 Mb; organization: or='#FF0000'>512kb x 8; Vcc (V): or='#FF0000'>4.5 to 5.5 V;<br>18-or='#FF0000'>mbit (512K x 36/1M x 18) Pipelined SRAM with NobL(TM) Architecture; Architecture: NobL, Pipeline; Density: 18 Mb; organization: or='#FF0000'>512kb x 36; Vcc (V): 2.or='#FF0000'>4 to 2.6 V<br>2.5V or 3.3V, 200-MHz, 1:12 Clock Distribution buffer; Voltage (V): 2.5/3.3 V; Frequency Range: 0 MHz to 200 MHz; Outputs: 12; Operating Range: -or='#FF0000'>40 to 85 C<br>3.3V Zero Delay Clock buffer; Voltage (V): 3.3 V; Frequency Range: 10 MHz to 133 MHz; Outputs: 5; Operating Range: -or='#FF0000'>40 to 85 C<br>2M x 8 Static RAM; Density: 16 Mb; organization: 2Mb x 8; Vcc (V): 3.0 to 3.6 V;<br>16 or='#FF0000'>mbit (512K X 32) Static RAM; Density: 16 Mb; organization: or='#FF0000'>512kb x 32; Vcc (V): 3.0 to 3.6 V;<br>3.3V Zero Delay buffer; Voltage (V): 3.3 V; Frequency Range: 10 MHz to 133 MHz; Outputs: 8; Operating Range: 0 to 70 C<br>8-or='#FF0000'>mbit (1M x 8) Static RAM; Density: 8 Mb; organization: 1Mb x 8; Vcc (V): 3.0 to 3.6 V;<br>5V, 3.3V, ISR(TM) High-Performance CPLDs; # Macrocells: 6or='#FF0000'>4; Vcc (V): 5; fMax (MHz): 125; tPD (ns): 6<br>2-or='#FF0000'>mbit (128K x 16) Static RAM; Density: 2 Mb; organization: 128Kb x 16; Vcc (V): 3.0 to 3.6 V;<br>16-or='#FF0000'>mbit (1M x 16) Static RAM; Density: 16 Mb; organization: 1Mb x 16; Vcc (V): 3.0 to 3.6 V;<br>or='#FF0000'>4-or='#FF0000'>mbit (256K x 18) Pipelined DCD Sync SRAM; Architecture: Standard Sync, Pipeline DCD; Density: or='#FF0000'>4 Mb; organization: 256kb x 18; Vcc (V): 3.1 to 3.6 V<br>512K (32K x 16) Static RAM; Density: 512 Kb; organization: 32Kb x 16; Vcc (V): 3.0 to 3.6 V;<br>or='#FF0000'>4-or='#FF0000'>mbit (128K x 36) Pipelined SRAM with NobL(TM) Architecture; Architecture: NobL, Pipeline; Density: or='#FF0000'>4 Mb; organization: 128Kb x 36; Vcc (V): 3.1 to 3.6 V<br>1M x 16 Static RAM; Density: 16 Mb; organization: 1Mb x 16; Vcc (V): 3.0 to 3.6 V;<br>Programmable Skew Clock buffer; Voltage (V): 5.0 V; Operating Frequency: 3.75 MHz to 80 MHz; Outputs: 8; Operating Range: 0 to 70 C<br>3.3V Zero Delay Clock buffer; Voltage (V): 3.3 V; Frequency Range: 10 MHz to 133 MHz; Outputs: 9; Operating Range: 0 to 70 C<br>MobL(R) 2 or='#FF0000'>mbit (128K x 16) Static RAM; Density: 2 Mb; organization: 128Kb x 16; Vcc (V): 2.20 to 3.60 V;<br>Rambus(R) XDR(TM) Clock Generator; VDD: 2.5 V; Input Frequency: 100 MHz to 133 MHz; Output Frequency: 300 MHz to 800 MHz; # Out: or='#FF0000'>4<br>2-or='#FF0000'>mbit (128K x 16) Static RAM; Density: 2 Mb; organization: 128Kb x 16; Vcc (V): 2.20 to 3.60 V;<br>or='#FF0000'>4-or='#FF0000'>mbit (128K x 36) Pipelined Sync SRAM; Architecture: Standard Sync, Pipeline SCD; Density: or='#FF0000'>4 Mb; organization: 128Kb x 36; Vcc (V): 3.1 to 3.6 V<br>5V, 3.3V, ISR(TM) High-Performance CPLDs; # Macrocells: 128; Vcc (V): 5; fMax (MHz): 167; tPD (ns): 7<br>2.5V or 3.3V, 200-MHz, 1:10 Clock Distribution buffer; Voltage (V): 2.5/3.3 V; Frequency Range: 0 MHz to 200 MHz; Outputs: 10; Operating Range: 0 to 70 C<br>5V, 3.3V, ISR(TM) High-Performance CPLDs; # Macrocells: 128; Vcc (V): 5; fMax (MHz): 100; tPD (ns): 7<br>5V, 3.3V, ISR(TM) High-Performance CPLDs; # Macrocells: 128; Vcc (V): 5; fMax (MHz): 125; tPD (ns): 7<br>18-or='#FF0000'>mbit DDR-II SRAM 2-Word burst Architecture; Architecture: DDR-II CIO, 2 Word burst; Density: 18 Mb; organization: or='#FF0000'>512kb x 36; Vcc (V): 1.7 to 1.9 V<br>Low Voltage Programmable Skew Clock buffer; Voltage (V): 3.3 V; Operating Frequency: 3.75 MHz to 80 MHz; Outputs: 8; Operating Range: 0 to 70 C<br>Spread Spectrum Clock Generator; Voltage(V): 3.3 V; Input Frequency Range: 25 MHz to 100 MHz; Output Frequency Range: 25 MHz to 100 MHz; Operating Range: 0 to 70 C; Package: SOIC<br>Low Skew Clock buffer; Voltage (V): 5.0 V; Operating Frequency: 3.75 MHz to 80 MHz; Outputs: 8; Operating Range: 0 to 70 C<br>5V, 3.3V, ISR(TM) High-Performance CPLDs; # Macrocells: 6or='#FF0000'>4; Vcc (V): 3.3; fMax (MHz): 1or='#FF0000'>43; tPD (ns): 9 单芯位CMOS微机<br>5V, 3.3V, ISR(TM) High-Performance CPLDs; # Macrocells: 6or='#FF0000'>4; Vcc (V): 5; fMax (MHz): 15or='#FF0000'>4; tPD (ns): 6 单芯位CMOS微机<br>SINGLE-CHIP 8-bIT CMOS MICROCOMPUTER 单芯位CMOS微机<br>5V, 3.3V, ISR(TM) High-Performance CPLDs; # Macrocells: 6or='#FF0000'>4; Vcc (V): 3.3; fMax (MHz): 100; tPD (ns): 9 单芯位CMOS微机<br>5V, 3.3V, ISR(TM) High-Performance CPLDs; # Macrocells: 128; Vcc (V): 3.3; fMax (MHz): 83; tPD (ns): 10 单芯位CMOS微机<br>5V, 3.3V, ISR(TM) High-Performance CPLDs; # Macrocells: 6or='#FF0000'>4; Vcc (V): 5; fMax (MHz): 125; tPD (ns): 6 单芯位CMOS微机<br>Three-PLL General-Purpose EPROM Programmable Clock Generator; Voltage (V): 3.3/5.0 V; Input Range: 1 MHz to 30 MHz; Output Range: .077 MHz to 100 MHz; Outputs: 6 单芯位CMOS微机<br>8-or='#FF0000'>mbit (512K x 16) MobL(R) Static RAM; Density: 8 Mb; organization: or='#FF0000'>512kb x 16; Vcc (V): 2.20 to 3.60 V; 单芯位CMOS微机<br>High Speed Low Voltage Programmable Skew Clock buffer; Voltage (V): 3.3 V; Operating Frequency: 3.75 MHz to 110 MHz; Outputs: 8; Operating Range: 0 to 70 C 单芯位CMOS微机<br>3.3V SDRAM buffer for Mobile PCs with or='#FF0000'>4 SO-DIMMs; Voltage (V): 3.3 V; Frequency Range: 0 MHz to 100 MHz; Outputs: 10; Operating Range: 0 to 70 C 单芯位CMOS微机<br>3.3V Zero Delay Clock buffer; Voltage (V): 3.3 V; Frequency Range: 10 MHz to 133 MHz; Outputs: 9; Operating Range: -or='#FF0000'>40 to 85 C 单芯位CMOS微机<br>Programmable Skew Clock buffer; Voltage (V): 5.0 V; Operating Frequency: 3.75 MHz to 80 MHz; Outputs: 8; Operating Range: -or='#FF0000'>40 to 85 C 单芯位CMOS微机<br>2-or='#FF0000'>mbit (128K x 16) Static RAM; Density: 2 Mb; organization: 128Kb x 16; Vcc (V): 3.0 to 3.6 V; 单芯位CMOS微机<br>MobL(R) 1 or='#FF0000'>mbit (128K x 8) Static RAM; Density: 1 Mb; organization: 128Kb x 8; Vcc (V): 2.20 to 3.60 V; 单芯位CMOS微机<br>18-or='#FF0000'>mbit QDR(TM)-II SRAM 2-Word burst Architecture; Architecture: QDR-II, 2 Word burst; Density: 18 Mb; organization: 1Mb x 18; Vcc (V): 1.7 to 1.9 V 单芯位CMOS微机<br>1-or='#FF0000'>mbit (128K x 8) Static RAM; Density: 1 Mb; organization: 128Kb x 8; Vcc (V): or='#FF0000'>4.50 to 5.50 V; 单芯位CMOS微机<br>or='#FF0000'>4-or='#FF0000'>mbit (256K x 18) Pipelined Sync SRAM; Architecture: Standard Sync, Pipeline SCD; Density: or='#FF0000'>4 Mb; organization: 256kb x 18; Vcc (V): 3.1 to 3.6 V 单芯位CMOS微机<br>2-or='#FF0000'>mbit (6or='#FF0000'>4K x 32) Pipelined Sync SRAM; Architecture: Standard Sync, Pipeline SCD; Density: 2 Mb; organization: 6or='#FF0000'>4Kb x 32; Vcc (V): 3.1 to 3.6 V 单芯位CMOS微机<br>200-MHz Field Programmable Zero Delay buffer; Voltage (V): 2.5/3.3 V; Frequency Range: 10 MHz to 200 MHz; Outputs: 12; Operating Range: -or='#FF0000'>40 to 85 C 单芯位CMOS微机<br>2-or='#FF0000'>mbit (128K x 16) Static RAM; Density: 2 Mb; organization: 128Kb x 16; Vcc (V): 2.20 to 3.60 V; 单芯位CMOS微机<br>SINGLE-CHIP 8-bIT CMOS MICROCOMPUTER 单芯8位CMOS微机<br>2-or='#FF0000'>mbit (256K x 8) Static RAM; Density: 2 Mb; organization: 256kb x 8; Vcc (V): 2.20 to 3.60 V; 单芯8位CMOS微机<br>Very Low Jitter Field and Factory Programmable Clock Generator; Voltage (V): 3.3 V; Input Range: 10 MHz to 133 MHz; Output Range: 20 MHz to 200 MHz; Outputs: 2 单芯位CMOS微机<br>3.3V Zero Delay Clock buffer; Voltage (V): 3.3 V; Frequency Range: 10 MHz to 133 MHz; Outputs: 5; Operating Range: 0 to 70 C 单芯位CMOS微机<br>3.3V Zero Delay Clock buffer; Voltage (V): 3.3 V; Frequency Range: 10 MHz to 133 MHz; Outputs: 5; Operating Range: -or='#FF0000'>40 to 85 C 单芯位CMOS微机<br>Three-PLL General Purpose FLASH Programmable Clock Generator; Voltage (V): 3.3 V; Input Range: 1 MHz to 166 MHz; Output Range: 0 MHz to 200 MHz; Outputs: 3 单芯位CMOS微机<br>1:8 Clock Fanout buffer; Voltage (V): 3.3 V; Frequency Range: 0 MHz to 350 MHz; Outputs: 8; Operating Range: -or='#FF0000'>40 to 85 C 单芯位CMOS微机<br>Quad PLL Clock Generator with 2-Wire Serial Interface; Voltage (V): 2.5/3.3 V; Input Range: 27 MHz to 27 MHz; Output Range: or='#FF0000'>4.2 MHz to 166 MHz; Outputs: 5 单芯位CMOS微机<br>2.5V or 3.3V, 200-MHz, 1:12 Clock Distribution buffer; Voltage (V): 2.5/3.3 V; Frequency Range: 0 MHz to 200 MHz; Outputs: 12; Operating Range: 0 to 70 C 单芯位CMOS微机<br>3.3V Zero Delay Clock buffer; Voltage (V): 3.3 V; Frequency Range: 10 MHz to 133 MHz; Outputs: 9; Operating Range: 0 to 70 C 单芯位CMOS微机<br>High Speed Multi-phase PLL Clock buffer; Voltage (V): 3.3 V; Operating Frequency: 2or='#FF0000'>4 MHz to 200 MHz; Outputs: 11; Operating Range: 0 to 70 C 单芯位CMOS微机<br>2.5V or 3.3V, 200-MHz, 1:18 Clock Distribution buffer; Voltage (V): 2.5/3.3 V; Frequency Range: 0 MHz to 200 MHz; Outputs: 18; Operating Range: -or='#FF0000'>40 to 85 C 单芯位CMOS微机<br>-bit AVR Microcontroller with 8K bytes In- System Programmable Flash 位AVR微控制器具有8K字节的系统内可编程闪<br>2.5V or 3.3V, 200-MHz, 1:12 Clock Distribution buffer; Voltage (V): 2.5/3.3 V; Frequency Range: 0 MHz to 200 MHz; Outputs: 12; Operating Range: 0 to 70 C<br>1:8 Clock Fanout buffer; Voltage (V): 3.3 V; Frequency Range: 0 MHz to 350 MHz; Outputs: 8; Operating Range: 0 to 70 C<br>Spread Spectrum Clock Generator; Voltage(V): 3.3 V; Input Frequency Range: or='#FF0000'>4 MHz to 32 MHz; Output Frequency Range: or='#FF0000'>4 MHz to 32 MHz; Operating Range: 0 to 70 C; Package: SOIC<br>High Speed Low Voltage Programmable Skew Clock buffer; Voltage (V): 3.3 V; Operating Frequency: 3.75 MHz to 110 MHz; Outputs: 8; Operating Range: 0 to 70 C<br>5V, 3.3V, ISR(TM) High-Performance CPLDs; # Macrocells: 6or='#FF0000'>4; Vcc (V): 3.3; fMax (MHz): 100; tPD (ns): 9<br>
|
File Size |
1,602.57K /
119 Page |
View
it Online |
Download Datasheet |
|
Price and Availability
|