# **NVGS4111P** # Product Preview # **Power MOSFET** # -30 V, -6.2 A, Single P-Channel, TSOP-6 #### **Features** - Leading -30 V Trench Process for Low R<sub>DS(on)</sub> - Low Profile Package Suitable for Portable Applications - Surface Mount TSOP-6 Package Saves Board Space - Improved Efficiency for Battery Applications - AEC-Q101 Qualified and PPAP Capable - These Devices are Pb–Free, Halogen Free/BFR–Free and are RoHS Compliant ## **Applications** - Battery Management and Switching - Load Switching - Battery Protection ## **MAXIMUM RATINGS** (T<sub>J</sub> = 25°C unless otherwise noted) | Rating | | | Symbol | Value | Unit | |-------------------------------------------------------------------|-----------------|--------------------------------------|-----------------|-------|------| | Drain-to-Source Voltage | | $V_{DSS}$ | -30 | V | | | Gate-to-Source Voltage | | | $V_{GS}$ | ±20 | V | | Continuous Drain | Steady | $T_A = 25^{\circ}C$ | I <sub>D</sub> | -4.9 | Α | | Current (Note 1) | State | T <sub>A</sub> = 85°C | | -3.8 | | | | t ≤ 5 s | T <sub>A</sub> = 25°C | | -6.2 | | | Power Dissipation (Note 1) | Steady<br>State | T <sub>A</sub> = 25°C | P <sub>D</sub> | 1.5 | W | | | t ≤ 5 s | | | 2.4 | | | Continuous Drain | Steady<br>State | T <sub>A</sub> = 25°C | I <sub>D</sub> | -3.5 | Α | | Current (Note 2) | State | T <sub>A</sub> = 85°C | | -2.7 | | | Power Dissipation (Note 2) | | T <sub>A</sub> = 25°C | P <sub>D</sub> | 0.75 | W | | Pulsed Drain Current | tp = 10 μs | | I <sub>DM</sub> | -19.6 | Α | | Operating Junction and Storage Temperature | | T <sub>J</sub> ,<br>T <sub>STG</sub> | –55 to<br>175 | ç | | | Source Current (Body Diode) | | I <sub>S</sub> | -1.25 | Α | | | Lead Temperature for Soldering Purposes (1/8" from case for 10 s) | | TL | 260 | °C | | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. #### THERMAL RESISTANCE RATINGS | Rating | Symbol | Max | Unit | |---------------------------------------------|-----------------|------|------| | Junction-to-Ambient - Steady State (Note 1) | $R_{\theta JA}$ | 100 | °C/W | | Junction-to-Ambient – $t \le 5$ s (Note 1) | $R_{\theta JA}$ | 62.5 | | | Junction-to-Ambient - Steady State (Note 2) | $R_{\theta JA}$ | 200 | | - Surface-mounted on FR4 board using 1 in sq pad size (Cu area = 1.127 in sq [1 oz] including traces). - Surface-mounted on FR4 board using the minimum recommended pad size (Cu area = 0.006 in sq). This document contains information on a product under development. ON Semiconductor reserves the right to change or discontinue this product without notice. ## ON Semiconductor® ### http://onsemi.com | V <sub>(BR)DSS</sub> | R <sub>DS(on)</sub> TYP | I <sub>D</sub> MAX | |----------------------|-------------------------|--------------------| | -30 V | 38 mΩ @ –10 V | -6.2 A | | 00 V | 68 mΩ @ -4.5 V | 0.271 | #### P-Channel # MARKING DIAGRAM & PIN ASSIGNMENT TSOP-6 CASE 318G STYLE 1 VTG = Specific Device Code M = Date Code\* M = Date Code\* ■ Pb–Free Package (Note: Microdot may be in either location) \*Date Code orientation may vary depending upon manufacturing location. ### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | | | |--------------|---------------------|-----------------------|--|--| | NVGS4111PT1G | TSOP-6<br>(Pb-Free) | 3000 / Tape& Reel | | | †For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. #### **NVGS4111P** ## **ELECTRICAL CHARACTERISTICS** (T<sub>J</sub> = 25°C unless otherwise noted) | Characteristic | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------|------|----------|----------|----------| | OFF CHARACTERISTICS | • | | • | • | • | | | Drain-to-Source Breakdown Voltage | V <sub>(BR)DSS</sub> | $V_{GS} = 0 \text{ V}, I_D = -250 \mu\text{A}$ | -30 | | | V | | Drain-to-Source Breakdown Voltage<br>Temperature Coefficient | V <sub>(BR)DSS</sub> /T <sub>J</sub> | | | -17 | | mV/°C | | Zero Gate Voltage Drain Current | I <sub>DSS</sub> | $V_{GS} = 0 \text{ V}, \\ V_{DS} = -24 \text{ V}$ $T_{J} = 25^{\circ}\text{C}$ $T_{J} = 125^{\circ}\text{C}$ | | | -1.0 | μΑ | | Onto the Course Leakers Course | | | | | -100 | ^ | | Gate-to-Source Leakage Current | I <sub>GSS</sub> | $V_{DS} = 0 \text{ V}, V_{GS} = \pm 20 \text{ V}$ | | | ±100 | nA | | ON CHARACTERISTICS (Note 3) | 1 ,, | · . , , | 1 | T | ı | T ,, | | Gate Threshold Voltage | V <sub>GS(TH)</sub> | $V_{GS} = V_{DS}, I_{D} = -250 \mu A$ | -1.0 | | -3.0 | V | | Negative Threshold Temperature Coefficient | V <sub>GS(TH)</sub> /T <sub>J</sub> | | | 5.0 | | mV/°C | | Drain-to-Source On Resistance | R <sub>DS(on)</sub> | $V_{GS} = -10 \text{ V}, I_D = -3.7 \text{ A}$ | | 38 | 60 | mΩ | | | | $V_{GS} = -4.5 \text{ V}, I_D = -2.7 \text{ A}$ | | 68 | 110 | | | Forward Transconductance | g <sub>FS</sub> | $V_{DS} = -10 \text{ V}, I_D = -3.7 \text{ A}$ | | 6.0 | | S | | CHARGES, CAPACITANCES AND GATE RE | SISTANCE | | | | | | | Input Capacitance | C <sub>ISS</sub> | | | 750 | | pF | | Output Capacitance | C <sub>OSS</sub> | $V_{GS} = 0 \text{ V, f} = 1.0 \text{ MHz,}$<br>$V_{DS} = -15 \text{ V}$ | | 140 | | | | Reverse Transfer Capacitance | C <sub>RSS</sub> | - טט | | 105 | | | | Total Gate Charge | Q <sub>G(TOT)</sub> | | | 15.25 | 32 | nC | | Threshold Gate Charge | Q <sub>G(TH)</sub> | $V_{GS} = -10 \text{ V}, V_{DD} = -15 \text{ V},$ | | 0.8 | | 1 | | Gate-to-Source Charge | Q <sub>GS</sub> | $V_{GS} = -10 \text{ V}, V_{DD} = -15 \text{ V},$<br>$I_D = -3.7 \text{ A}$ | | 2.6 | | 1 | | Gate-to-Drain Charge | $Q_{GD}$ | | | 3.4 | | 1 _ | | SWITCHING CHARACTERISTICS, VGS = -1 | <b>0 V</b> (Note 4) | | | • | | | | Turn-On Delay Time | t <sub>d(ON)</sub> | | | 9.0 | 17 | ns | | Rise Time | t <sub>r</sub> | V <sub>GS</sub> = -10 V, V <sub>DD</sub> = -15 V, | | 9.0 | 18 | 1 | | Turn-Off Delay Time | t <sub>d(OFF)</sub> | $I_D = -1.0 \text{ A}, R_G = 6.0 \Omega$ | | 38 | 85 | 1 | | Fall Time | t <sub>f</sub> | | | 22 | 45 | 1 | | SWITCHING CHARACTERISTICS, VGS = -4 | I.5 V (Note 4) | | 1 | L | ı | | | Turn-On Delay Time | t <sub>d(ON)</sub> | | 1 | 11 | 20 | ns | | Rise Time | t <sub>r</sub> | \\45\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | | 15 | 28 | 1 | | Turn-Off Delay Time | t <sub>d(OFF)</sub> | $V_{GS} = -4.5 \text{ V}, V_{DD} = -15 \text{ V},$<br>$I_{D} = -1.0 \text{ A}, R_{G} = 6.0 \Omega$ | | 28 | 56 | 1 | | Fall Time | t <sub>f</sub> | | | 22 | 50 | 1 | | DRAIN – SOURCE DIODE CHARACTERIST | · | | I | <u>I</u> | <u>I</u> | <u> </u> | | Characteristic | Symbol | Test Condition | Min | Тур | Max | Unit | | Forward Diode Voltage | V <sub>DS</sub> | $V_{GS} = 0 \text{ V}, \qquad T_{J} = 25^{\circ}\text{C}$ | | -0.76 | -1.2 | V | | -<br> | | $I_S = -1.0 \text{ A}$ $T_J = 125^{\circ}\text{C}$ | | -0.60 | | 1 | | Reverse Recovery Time | t <sub>RR</sub> | - | | 17 | 40 | ns | | <del></del> | | | | - | | 4 | Charge Time Discharge Time Reverse Recovery Charge $t_{a}$ $t_{b}$ $Q_{RR}$ $V_{GS} = 0 V$ $dI_S/dt = 100 A/\mu s$ , $I_S = -1.0 A$ 9.0 8.0 8.0 nC Pulse Test: pulse width ≤ 300 μs, duty cycle ≤ 2%. Switching characteristics are independent of operating junction temperatures. ## TYPICAL PERFORMANCE CURVES ( $T_J = 25^{\circ}C$ unless otherwise noted) 12 $V_{DS} \stackrel{.}{\geq} -10 \text{ V}$ 11 -ID, DRAIN CURRENT (AMPS) 10 9 8 7 6 5 100°C 2 $T_J = -55^{\circ}C$ 0 2.5 -VGS, GATE-TO-SOURCE VOLTAGE (VOLTS) Figure 1. On-Region Characteristics Figure 2. Transfer Characteristics Figure 3. On-Resistance vs. Gate-to-Source Voltage Figure 4. On-Resistance vs. Drain Current and Gate Voltage Figure 5. On–Resistance Variation with Temperature Figure 6. Drain-to-Source Leakage Current vs. Voltage #### TYPICAL PERFORMANCE CURVES (T<sub>.1</sub> = 25°C unless otherwise noted) 10 -GATE-TO-SOURCE OR DRAIN-TO-SOURCE VOLTAGE (VOLTS) Figure 7. Capacitance Variation Figure 8. Gate-to-Source Voltage vs. Total Gate Charge V<sub>SS</sub> = 0 V T<sub>J</sub> = 150°C T<sub>J</sub> = 100°C T<sub>J</sub> = 25°C T<sub>J</sub> = -55°C T<sub>SD</sub>, SOURCE-TO-DRAIN VOLTAGE (VOLTS) Figure 9. Maximum Rated Forward Biased Safe Operating Area Figure 10. Diode Forward Voltage vs. Current Figure 11. FET Thermal Response #### NVGS4111P ## PACKAGE DIMENSIONS #### TSOP-6 CASE 318G-02 ISSUE V #### NOTES - DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. - CONTROLLING DIMENSION: MILLIMETERS. MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH. MINIMUM - MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH. MINIMUM LEAD THICKNESS IS THE MINIMUM THICKNESS OF BASE MATERIAL. DIMENSIONS D AND E1 DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.15 PER SIDE. DIMENSIONS D AND E1 ARE DETERMINED AT DATUM H. - 5. PIN ONE INDICATOR MUST BE LOCATED IN THE INDICATED ZONE. | | MILLIMETERS | | | | |-----|-------------|------|------|--| | DIM | MIN | NOM | MAX | | | Α | 0.90 | 1.00 | 1.10 | | | A1 | 0.01 | 0.06 | 0.10 | | | b | 0.25 | 0.38 | 0.50 | | | С | 0.10 | 0.18 | 0.26 | | | D | 2.90 | 3.00 | 3.10 | | | E | 2.50 | 2.75 | 3.00 | | | E1 | 1.30 | 1.50 | 1.70 | | | Ф | 0.85 | 0.95 | 1.05 | | | Г | 0.20 | 0.40 | 0.60 | | | L2 | 0.25 BSC | | | | | М | 0° | ı | 10° | | STYLE 1: PIN 1. DRAIN 2. DRAIN 3. GATE 4. SOURCE 5. DRAIN 6. DRAIN #### **RECOMMENDED SOLDERING FOOTPRINT\*** **DIMENSIONS: MILLIMETERS** \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ON Semiconductor and the unarregistered trademarks of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5817–1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative