

# **Switching Regulators (Integrated FET)**

# **3.3V and 5V output Low Iq DC/DC Converters**

**BD99010EFV-M BD99011EFV-M** 

# **General Description**

The BD99010EFV-M and BD99011EFV-M are ultra low Iq Step-down DC/DC converters with integrated power MOSFETs for 3.3V and 5V, respectively.

The SLLMTM (Simple Light Load Mode) control ensures an ultra low quiescent current and high efficiency at low load situation as well as a high efficiency at high load situations while maintaining a regulated output voltage. The product is compliant with automotive standards and accommodates a maximum voltage of 42V. The minimum input voltage is 3.6 V in order to sustain output at cold cranking conditions. The current mode regulation loop gives a fast transient response and easy phase compensation.

The BD99010EFV-M and BD99011EFV-M are available in a HTSSOP-B24 package. In an application it requires a small number of external components and small PCB footprint.

## **Features**

- **■** Low Quiescent Operating Current: 22μA
- Simple Light Load Mode (SLLM)
- Supports Cold Cranking Down to 3.6V
- Output Voltage Accuracy: ±2%
- Synchronous Rectifier
- Soft Start
- Chip Enable pin compatible with CMOS logic and battery voltages
- Forced PMW Mode Function
- Current Mode Control with External Compensation **Circuit**
- Over Current Protection, Short Circuit Protection, Over Voltage Protection for VOUT, Under Voltage Lock Out for VIN and Thermal Protection Circuits

# **Typical Application Circuit**

# **Key Specifications**

- Input Voltage Range: 3.6V to 35V (Absolute Maximum42V) (Initial startup is over 3.9V) Output Voltage Range: 3.3V (BD99010EFV-M) 5V (BD99011EFV-M) Switch Output Current: 2A(Max) Switching Frequency: 200kHz to 500kHz ■ Pch FET ON Resistance: 170m Ω (Typ) ■ Nch FET ON Resistance: 130m Ω (Typ) ■ Operating Temperature Range: -40°C to +105°C
- AEC-Q100 Qualified

**Package** W(Typ) x D(Typ) x H(Max)<br>HTSSOP-B24 7.80mm x 7.600mm x 1.00r 7.80mm x 7.600mm x 1.00mm



# **Applications**

- Automotive Battery Powered Supplies(Cluster Panel, Car Multimedia)
- Industrial/Consumer Supplies.



## Figure1. Reference application circuit

OProduct structure: Silicon monolithic integrated circuit OThis product is not designed protection against radioactive rays

# **Pin Configuration**



Figure 2. Pin configuration

# **Pin Description**



# **Block Diagram**



Figure 3. Block diagram

## **Description of Blocks**

**(1)** Internal regulator voltage (REG)

This block generates the 4.5V supply of the internal circuitry. This function requires an external buffer capacitor connected to the REG pin. Also the supply voltage has to be connected to the logic supply via the REG\_L pin. A ceramic capacitor with of 1μF or more or with low ESR with short leads to the REG, REG\_L pin and ground is recommended.

**(2)** Enable

By setting EN below 0.8V, the device can be set in stand-by mode. When the stand-by mode is activated, almost all internal circuits are switched off to reduce the current consumption from the power supply to 1μA (25°C, typ.). Because the EN pin is not pulled-down internally, in order to set the device in standby the EN pin has to be connected to GND or supplied with the voltage below 0.8V. Moreover, EN sink current is below 0.1μA for voltages to approximately 14V.

**(3)** FPWM

By setting FPWM pin more than 2.0V, the device switches to forced PWM mode and operates as normal synchronous type DC/DC converter ie. no pulse skipping at low load conditions. With FPWM is disabled, the quiescent current is very low but the step response is slow for large load step. With FPWM is enabled, the quiescent current is larger but the step response is fast for large load step. Note that when the mode is changing from SLLM to FPWM mode there will be an undershoot / over shoot. See Figure 27 on page 13 and Figure 31 on page 14.

**(4)** Soft start

This block provides a function to prevent the overshoot of the output voltage: VOUT and/or large inrush currents by controlling the error amplifier input voltage and increasing switching pulse width gradually at start up. The soft start time is set to 6ms (typ.). At low output load conditions with FPWM is enabled, the soft start generates some noise on the output voltage during sweep up to about 2 volts. This phenomenon can be avoided by adding a small series resistance in the output buffer capacitor.

## **(5)** Error amplifier

The error amplifier compares the output feedback voltage to the 1.2V internal reference voltage and outputs the difference as current to the COMP pin, which voltage is used to determine the switching duty cycle. A t initial startup when the soft start works, the COMP voltage is limited to the soft start voltage. Moreover, the external resistor and capacitor are required to COMP pin as phase compensation circuit.

**(6)** PWM modulator.

The PWM modulator converts the voltage at the COMP terminal to a continuous variable duty cycle that controls the output power transistors. At very low input voltages the duty cycle can become 1 indicating the high-side power transistor continuously in on-state. At very high input voltages the duty cycle becomes very small but limited at an on-time of about 200ns. It should be noted that at high oscillation frequency settings this could lead to random pulse skipping. For instance at 500 kHz the duty cycle is limited to values larger than 200ns / 2us = 10%. This means that for 3.3V output the input voltage is limited to 33 V when avoiding random pulse skips. In case, a higher input voltage is required the switching frequency has to be chosen lower.

**(7)** Oscillator

The oscillation frequency is determined by the current going through the external resistor RT at constant voltage of ca. 0.3V. The frequency can be set in the range between 200kHz to 500kHz. It should be noted that the frequency increases ca. 10% when the input voltage VIN is lower than 4.5 V because in that condition the internal supply voltage VREG is also lowered.

**(8)** VREGB pin and Low input voltage detection (LVIN)

VREGB is the supply voltage of the high-side driver and output power transistor. VREGB voltage is referenced from PVIN at voltage with 7.2V (typ.). When VIN voltage becomes below 6V (typ.), the LVIN circuit is activated and VREGB is shorted to GND. By doing so the output power transistor is driven with the full supply voltage at cold cranking conditions.

An external capacitor is required between PVIN and VREGB pin. A ceramic capacitor with 0.1μF or low ESR type is recommended.

**(9)** Overcurrent protection (OCP)

The overcurrent protection is activated when the SW current exceeds 3.3A (typ.). Once activated the ON duty cycle will be limited and the output voltage lowered.

**(10)** Short circuit protection (SCP) and SCP counter

The short circuit protection is activated after the output voltage (FB voltage) drops below 67% of the nominal voltage level and the overcurrent protection is activated (except during startup). This indicated an output short and the short circuit protection will be activated.

When the short circuit protection is activated, for a period of 1024 cycles of oscillation frequency, switching will be terminated by turning off the output transistors and the SS and COMP pins discharged. After this time out period the switching will resume including soft start.

- **(11)** Under voltage lockout circuit (UVLO) If the VIN drops below 3.4V (typ.) the UVLO is activated and the BD99010 and BD99011 is turned off.
- **(12)** Thermal shutdown (TSD)

If the chip temperature (Tj) reaches or exceeds ca. 175°C (typ.) the output is turned off. Switching will resume with soft start when the temperature drops below ca. 150 °C (typ.)

**(13)** Over voltage protection(OVP)

The BD9901x is equipped with an integrated over voltage protection (OVP) for output voltages exceeding 10% above nominal output voltage. The OVP terminates switching until the output voltage drops below nominal value again before resuming normal operation. The OVP is intended as a last-resort protection mechanism and should never trigger in well-designed applications. Essentially there are two main root causes for an OVP event in a practical application:

- Extremely fast and extreme input voltage variations, for instance a supply voltage step from a few volts to a maximum of 36V in a few micro seconds. Normally, an appropriate input filter should prevent this from occurring.
- Extreme load current variations from maximum current to zero in very short time, for instance caused by a mechanical fuse or relay to trip.

Also it should be noted that when the output load is zero for a longer time while the ambient temperature is extremely high (above 105ºC) a small leakage current through the high-side switch inside the BD9901x can cause the output voltage to be higher than the OVP level. In case this might happen in the application under extraordinary conditions, it is advised to bleed a small output current exceeding this leakage. Naturally, this current increases the ultra-low quiescent current of 22 µA of a typical BD9901x application.

# **Operation**

The BD99010EFV-M and BD99011EFV-M are a synchronous rectifying step-down switching regulator with fast transient response by the current mode PWM control system. These operate as PWM (Pulse Width Modulation) mode for heavy load, and it operates as SLLM (Simple Light Load Mode) operation for the light load to improve efficiency. When FPWM is enabled, the SLLM is disabled and these devices operate only the current mode PWM control.

#### (1) Synchronous rectifier

The application does not require an external Schottky diode as commonly used in conventional DC/DC converter IC's. The low-side power transistor provides two advantages: it reduces the switching losses by careful on-chip timing to prevent shoot-through and improves the leakage current (resulting in large quiescent current) at high operating temperatures.

#### (2) Current mode PWM control

Synthesizes an additional PWM control signal, representing the inductor current next to the conventional PWM control signal, representing the output voltage of the converter. The current feedback loop is essential to achieve regulation loop stability under all load conditions at so-called continuous condition Buck conversion.

#### (a) PWM (Pulse Width Modulation) control

The PWM circuit operates as follows: At the start of every switch cycle the oscillator sets the flip-flop that controls the power transistors. This flip-flop is reset again when the slope signal (representing the inductor current) is exceeding the COMP signal (representing the difference between output voltage and internal reference).

#### (b) SLLM (Simple Light Load Mode) control

For small output currents, this device automatically switches to SLLM. In SLLM, the device operates in PWM control by comparing the output voltage with an internal reference voltage. When the output voltages drops below the reference voltage the output makes several switching pulses in order to raise the output voltage above reference level again. Next, switching pulses are skipped because the SW output is off. Depending on the output load, the controller now waits at very low current consumption until the output voltage is lower than the reference voltage to resume switching. When the time in between the switching pulse skip becomes short the device exits the SLLM mode and resumes normal continuous switching again. The load level of the switching pulse skip is changed by the input voltage and inductor value.



Figure 4. Diagram of current mode PWM control



Figure 5. PWM switching timing chart Figure 6. SLLM switching timing chart



Below the SW and VOUT waveforms during SLLM and PWM are shown.





Recommended specification for SLLM

The figure below shows the relation between the input / output currents and output ripple voltage at SLLM. SLLM at light load is different from regular PWM and has an increased output ripple voltage. During SLLM, the transient response for heavy loads is also slower. A recommendation is shown below on how to minimize the output ripple voltage and load changes at each of the control modes.



Figure 9. Ripple voltage and load response at SLLM

# **Absolute Maximum Ratings**



(1) Do not however exceed Pd.<br>(2) Pd derated at 32mW/°C for

Pd derated at 32mW/°C for temperature above Ta=25°C, Mounted on a four layer PCB 70mm×70mm×1.6mm with same size copper area.

# **Recommended Operating Ratings**



(3) Initial startup is over 3.9V.<br>(4) Do not however exceed P

Do not however exceed Pd.

# **Electrical Characteristics** (Unless specified, Ta=-40 to +105°C, VIN=13.2V)



## **Electrical Characteristics** (Unless specified, Ta=-40 to +105°C, VIN=13.2V)



(5) Not production tested. Guaranteed by design.

(6) Using external components on page 17 and 18.

# **Typical Performance Curves**



Figure 10. Efficiency Log Scale (BD99010EFV-M : VOUT.3.3V)

Figure 11. Efficiency Linear Scale (BD99010EFV-M : VOUT.3.3V)







Figure 13. Efficiency Linear Scale (BD99011EFV-M: VOUT.5V)



Figure 14. I<sub>IN</sub> vs. Input Voltage at No Load Figure 15. I<sub>IN</sub> vs. Temperature at No Load



Figure 16. I<sub>IN</sub> vs. I<sub>LOAD</sub> Figure 17. Frequency vs. Temperature





Figure 21. Output Voltage vs. Temperature (BD99010EFV-M: VOUT.3.3V)

WW.ronm.com<br>
© 2013 ROHM Co., Ltd. All rights reserved. **TSZ02201-0W1W0AL00030-1-2** www.rohm.com TSZ22111・15・001





Figure 25. Output Voltage vs. Temperature (BD99011EFV-M: VOUT.5V)

WW.ronm.com<br>
© 2013 ROHM Co., Ltd. All rights reserved. **TSZ02201-0W1W0AL00030-1-2** www.rohm.com TSZ22111・15・001





Figure 29. VIN Cranking (BD99010EFV-M: VOUT.3.3V)







Figure 31. Mode Transition (SLLM ⇔ FWPM) (BD99011EFV-M: VOUT.5V)







Figure 33. VIN Cranking (BD99011EFV-M: VOUT.5V)



Figure 34. EN Sink Current Figure 35. FPWM Sink Current





## **Timing Chart**

**(1) Startup operations** 



Figure 37. Timing Chart 1 (Start up operation)

# **(2) Protection operations (VIN,PVIN=13.2V, VEN=high)**





# **Applications**



Figure 39. Application circuit



## **BD**

(1): Refer to Setting the input capacitor in page 20/28.

# **BD99011EFV-M**



(1): Refer to Setting the input capacitor in page 20/28.

**These are the reference value. These characteristics are influenced by the PCB layout pattern, used parts, etc. verification and confirmation with the actual application is recommended.**

# **Selection of External Components**

(1) Setting the Inductor (L) value





The inductor-value determines the output current ripple. As shown in the following equation, the larger the inductor, and the higher the switching frequency, the lower the ripple current.

$$
\Delta I_{L} = \frac{(VIN-VOUT)*VOUT}{L*VIN*f} [A]
$$

The optimal output current ripple setting is ca. 30% of the maximum current.

$$
\Delta I_{L} = 0.3 \times I_{LOADmax} \quad [A]
$$
\n
$$
L = \frac{(VIN-VOUT) \times VOUT}{\Delta I_{L} \times VIN \times f} \quad [H]
$$

( $Δ$ IL: output current ripple, f: switching frequency)

Figure 41.

Care should be taken not to exceed the maximum current rating of the inductor since this will lead to magnetic saturation and consequently to loss of efficiency. It is recommended to allow for sufficient margin to ensure that the peak current does not exceed the coil current rating. Use low resistance (DCR, ACR) coils to minimize coil loss and increase efficiency.

#### (2) Setting the output capacitor COUT value

Select the output capacitor with consideration to the acceptable ripple voltage (VP-P) at high output current conditions. The following equation is used to determine the output ripple voltage.

$$
\Delta V_{\text{PP}} = \Delta I_L \times R_{\text{ESR}} + \frac{\Delta I_L}{2X\text{COUT}} \times \frac{VOUT}{VIN} \times \frac{1}{f} [V] \quad \text{ in which: f denotes the switching frequency}
$$

The output COUT setting needs to be kept within the allowable ripple voltage range.

The above formula gives an indication of the ripple voltage and sufficient margin should be taken to accommodate for aging and component variations. Low ESR capacitors enable a lower output ripple voltage. Also, the value of the buffer capacitor should not be taken too large in order to meet the requirement for output startup time within the soft start time range. As an estimate for the maximum value of COUT the following estimation can be taken:

$$
\text{COUT} \leq \frac{T_{SS} \times (I_{\text{LIMIT}} - I_{\text{LOAD}})}{\text{VOUT}} \qquad \qquad T_{\text{SS}}: \text{Soft start time}
$$
\n
$$
I_{\text{LIMIT}}: \text{Output current limit value}
$$

Note: non-optimal capacitance values may cause startup problems. Especially in cases of extremely large capacitance values, the possibility exists that the inrush current at startup will activate the overcurrent protection, thus slowing down the output voltage startup. At even more extreme values, one faces the risk of falsely triggering the SCP (short circuit protection) causing the output voltage not to start up at all. Therefore, validation and conformation with the actual application is recommended.

Also at low load conditions the output buffer capacitor is determining the output voltage ripple but via a different mechanism. The BD9901xEFV-M makes a small series of switching cycles which charges the buffer capacitor following a staircase shape curve. Consecutively, the switching is paused until the buffer capacitor is discharged according to a linear shape curve again to the reference level. Generally, this leads to a somewhat larger voltage ripple as in higher load conditions.

(3) Setting input capacitor



 The input capacitor acts as (i) Decoupling capacitor (ii) Bulk capacitor. Decoupling capacitor: Ceramic capacitor of value 4.7μF to 10μF is necessary. The voltage rating should be  $> 1.2x$  max input voltage or  $> 2x$  normal input voltage. It is better to place it as close as possible to PVIN pin and PGND pin. Bulk capacitor: It acts as a backup power supply and tries to keep the input potential when the input power supply drops. The low ESR electrolytic capacitor with large capacity is suitable for the bulk capacitor. Based on application appropriate value can be taken. When the impedance on the input side is high (long wiring from the power supply to VIN, etc.), the high capacity is needed In application, it is necessary to verify that there is no problem at output due to the decrease of VIN at transient response. Please be careful not to exceed the rated ripple current of the capacitor.

The I<sub>RMS</sub> value of the input ripple current can be calculated with the expression below.



$$
I_{RMS} = I_{LOAD} \times \frac{\sqrt{VOUT \times (VIN-VOUT)}}{VIN} [A]
$$

In addition, in the automotive and other applications requiring high reliability, it is recommended that the multiple electrolytic capacitors are connected in parallel to avoid a dry up. In order to reduce a risk of destruction because of short in a ceramic capacitor, we recommend using 2 serials +2 parallel structure. Since the lineup also of what packed 2 series and 2 parallel structure in 1package, respectively is carried out by each capacitor supplier, please confirm to each supplier.

(4) Setting the switching frequency

The switching frequency is set with the resistor RT. The setting range is 200kHz to 500kHz.The relation between the resistance value and the oscillation frequency is shown in the table below. Selecting a resistor outside the range shown below may cause malfunctions of the switching regulator.



#### (5) Setting the phase compensation circuit

The phase compensation circuitry provides regulation loop stability and ensures sufficient regulation bandwidth for rapid load and supply voltage step responses. There are two conditions to avoid (near) negative feedback that causes regulation in stability:

- (a) At the frequency of unity loop gain(0dB), fc. the phase delay should be 150° or less. (i.e. the so-called phase margin is 30° or higher)
- (b) As the DC/DC converter application is sampled according to the switching frequency, fc should be set to 1/10 or less of the switching frequency.

In order to achieve sufficient rapid step response fc should be as high as possible and consequently the switching frequency has to be set as high as possible.

The phase compensation is set by the capacitors and resistors serially connected to the COMP pin. Achieving stability by using the phase compensation is done by cancelling the 2 poles (error amp pole denoted as fp1 and power stage pole denoted as fp2) of the regulation loop by means of a zero, denoted as fz1, of the capacitor C3 in the phase compensation circuit.

fp1, fp2 and fz1 are determined by the formulas below.



During startup in forced PWM mode at light loads the duty cycle of the regulator has to be very small and the regulation loop has a tendency to become marginally instable causing a large voltage ripple or noise. This noise during startup can be prevented by creating another zero, fz2, in the regulation loop with resistor  $R_{OUT}$ .

$$
fz2 = \frac{1}{2\pi \times COUT \times R_{\text{out}}}
$$

Please note that adding this resistor is effectively increasing the ESR of the output buffer capacitor and hence increasing the ripple voltage according eq. 2. In practice a small value suffices to remove all noise during soft start while keeping a small ripple voltage of ca.  $50 \text{mV}_{\text{P-P}}$  at high load situations. In case, the noise at low voltages during startup is not negatively affecting other system components the resistor  $R_{OUT}$  can be omitted. Moreover, in case of the start-up at SLLM with light load, the ripple voltage does not become large during the soft start.

This setting is obtained by using a simplified calculation, therefore, small adjustments in values in the actual application may be required. Also as these characteristics are influenced by the substrate layout, load conditions, etc. validation and confirmation with the actual application at time of mass production design is recommended.

# **PCB Layout Pattern**

The PCB layout greatly influences the stable operation of the IC. Depending on the PCB layout IC might not show its original characteristics or might not function properly.

Please note the following points when creation the PCB layout. Moreover, Fig 35 shows the recommended layout pattern and component placement.

- > The input capacitors C1, C2 and CIN should be placed as close as possible to the VIN, PVIN GND and PGND. Especially, C1 and C2 should be placed as close as possible to PVIN and PGND pin.
- $\triangleright$  The output voltage feedback line VOUT should be separated from lines with a lot of noise such as the SW line.
- The output capacitors COUT3, COUT4 and COUT5 should be placed in close proximity to inductor L1.
- The inductor L1 should be placed as close as close as possible to the SW pin. The pattern area of the SW node should be as small as possible.
- $\triangleright$  EN pin has to be connected GND or supplied with the voltage below 0.8V to set the device in shut down mode because the EN pin is not pulled-down internally.
- $\triangleright$  The exposed die pad on the bottom of the package has to be soldered to GND. Then the device is connected to GND electrically and gets good thermal performance.
- $\triangleright$  The feedback frequency characteristics (phase margin) can be measured by inserting a resistor at the location of R100 and using FRA. However, this should be shorted during normal operation.

**<TOP VIEW>** 



#### **<BOTTOM VIEW>**



Figure 44. Reference layout pattern

## **Heat Dissipation**

The allowance maximum junction temperature Tj of BD99010EFV-M and BD99011EFV-M is 150℃. When the junction temperature becomes 150℃ or more, the thermal shutdown circuit operates, and the device becomes shut down. Therefore, it is necessary to design the system requirements and the board layout so that the junction temperature should not exceed 150℃ in the power-supply voltage, the output load, and the operating temperature rating.

The maximum junction temperature can be determined from ambient temperature Ta, thermal resistance θja of package and heat dissipation P of IC by the following equation.

 $Ti = Ta + \theta$ ja × P  $[°C]$ 

Thermal resistance θja of the package changes depending on the number of layers and the area of the copper foil of the board etc.

Heat dissipation PTOTAL of IC can be calculated by the next expression.

 PTOTAL = PICC + PRON + PSW [W]  $\mathsf{PICC} = \mathsf{VIN} \times \mathsf{ICC} \cdot \cdot \cdot \mathsf{Heat}$  dissipation in control circuit  $PRON = Ron \times IOUT2 \cdot \cdot \cdot$  Heat dissipation in output FET  $Ron = D \times RONH + (1 - D) \times RONL$  $PSW = Tr \times IOUT \times VIN \times Fosc \cdot \cdot \cdot Heat dissipation in switching$ 

ICC : Circuit current (refer to page. 6) RONH : ON resistance of H-side FET (refer to page. 7) RONL : ON resistance of L-side FET (refer to page. 7) Fosc : Oscillator frequency D : ON duty (=VOUT/ VIN) IOUT : Output load current Tr : switching rise and fall time (approximately 20ns)

## **Power dissipation vs. temperature characteristics**



(1) :Standalone IC



(3) : Mounted on a ROHM 4 layer standard board (70mm×70mm×1.6mm glass-epoxy board)

Figure 45. Power dissipation vs. temperature characteristics

# **I/O Equivalence Circuits**





## **Operational Notes**

1. Absolute maximum ratings

Exceeding the absolute maximum rating for supply voltage, operating temperature or other parameters can result in damages to or destruction of the chip. In this event it also becomes impossible to determine the cause of the damage (e.g. short circuit, open circuit, etc). Therefore, if any special mode is being considered with values expected to exceed the absolute maximum ratings, implementing physical safety measures, such as adding fuses, should be considered.

2. GND electric potential

Keep the GND terminal potential at the lowest (minimum) potential under any operating condition. Furthermore, excluding the SW pin, the voltage of all pin should never drop below that of GND. In case there is a pin with a voltage lower than GND implement countermeasures such as using a bypass route.

3. Power dissipation

Should by any chance the power dissipation rating be exceeded the rise in temperature of the chip may result in deterioration of the properties of the chip. Therefore allow for sufficient margins to ensure use within the power dissipation rating.

4. Input power supply

Concerning the input pins VIN and PVIN, the layout pattern should be as short as possible and free from electrical interferences. In case the impedance of the input supply line is large, the resulting voltage drop at high load situation and low supply voltage will cause repeated UVLO cycles sometimes referred to as "chattering". Therefore, the impedance of the input line should be so small that the worst case voltage drop is smaller than the UVLO hysteresis. To prevent damage to or destruction of the chip, the input filter which can be contain 0.5V/μs against the voltage of VIN and PNIN should be considered.

5. Electrical characteristics

The electrical characteristics given in this specification may be influenced by conditions such as temperature, supply voltage and external components. Transient characteristics should be sufficiently verified.

6. Thermal shutdown (TSD)

This IC incorporates and integrated thermal shutdown circuit to prevent heat damage to the IC. Normal operation should be within the power dissipation rating, if however the rating is exceeded for a continued period, the junction temperature (Tj) will rise and the TSD circuit will be activated and turn all output pins OFF. After the Tj falls below the TSD threshold the circuits are automatically restored to normal operation.

Note that the TSD circuit operates in a situation that exceeds the absolute maximum ratings and therefore, under no circumstances, should the TSD circuit be used in a set design or for any purpose other than protecting the IC from heat damage.

7. Inter-pin shorting and mounting errors

Ensure that when mounting the IC on the PCB the direction and position are correct. Incorrect mounting may result in damaging the IC. Also, shorts caused by dust entering between the output, input and GND pin may result in damaging the IC.

8. In some applications, the VIN and pin potential might be reversed, possibly resulting in circuit internal damage or damage to the elements. For example, while the external capacitor is charged, the VIN shorts to the GND. For the REG and REG\_L output pin use a capacitor with a capacitance with less than 100µF. We also recommend using reverse polarity diodes in series or a bypass diode between all pins and the  $V_{BAT}$  pin.



- 9. Operation in strong electromagnetic fields Use caution when operating in the presence of strong electromagnetic fields, as this may cause the IC to malfunction.
- 10. In applications where the output pin is connected to a large inductive load, a counter-EMF (electromotive force) might occur at startup or shutdown. A diode should be added for protection.

## 11. Testing on application boards

The IC needs to be discharged after each test process as, while using the application board for testing, connecting a capacitor to a low-impedance pin may cause stress to the IC. As a protection from static electricity, ensure that the assembly setup is grounded and take sufficient caution with transportation and storage. Also, make sure to turn off the power supply when connecting and disconnecting the inspection equipment.

12. GND wiring pattern

When both a small-signal GND and a high current GND are present, single-point grounding (at the set standard point) is recommended. This in order to separate the small-signal and high current patterns and to ensure that voltage changes stemming from the wiring resistance and high current do not cause any voltage change in the small-signal GND. Similarly, care must be taken to avoid wiring pattern fluctuations in any connected external component GND.

- 13. This monolithic IC contains P+ isolation and P substrate layers between adjacent elements in order to keep them isolated. P-N junctions are formed at the intersection of these P layers with the N layers of other elements, creating a parasitic diode or transistor. Relations between each potential may form as shown in the example below, where a resistor and transistor are connected to a pin:
	- o With the resistor, when GND> Pin A, and with the transistor (NPN), when GND>Pin B: The P-N junction operates as a parasitic diode.
	- o With the transistor (NPN), when GND> Pin B:
		- The P-N junction operates as a parasitic transistor by interacting with the N layers of elements in proximity to the parasitic diode described above.

Parasitic diodes inevitably occur in the structure of the IC. Their operation can result in mutual interference between circuits and can cause malfunctions and, in turn, physical damage to or destruction of the chip. Therefore do not employ any method in which parasitic diodes can operate such as applying a voltage to an input pin that is lower than the (P substrate) GND.





14. REG PIN

REG is output that supplies the internal circuit. We do not recommend using REG for any other purpose.

# **Ordering Information**



# **Physical Dimension Tape and Reel Information**

## **HTSSOP-B24**



# **Marking Diagram**





# **Revision History**



# **Notice**

## **Precaution on using ROHM Products**

1. If you intend to use our Products in devices requiring extremely high reliability (such as medical equipment <sup>(Note 1</sup>), aircraft/spacecraft, nuclear power controllers, etc.) and whose malfunction or failure may cause loss of human life, bodily injury or serious damage to property ("Specific Applications"), please consult with the ROHM sales representative in advance. Unless otherwise agreed in writing by ROHM in advance, ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of any ROHM's Products for Specific Applications.





2. ROHM designs and manufactures its Products subject to strict quality control system. However, semiconductor products can fail or malfunction at a certain rate. Please be sure to implement, at your own responsibilities, adequate safety measures including but not limited to fail-safe design against the physical injury, damage to any property, which a failure or malfunction of our Products may cause. The following are examples of safety measures:

[a] Installation of protection circuits or other protective devices to improve system safety

[b] Installation of redundant circuits to reduce the impact of single or multiple circuit failure

- 3. Our Products are not designed under any special or extraordinary environments or conditions, as exemplified below. Accordingly, ROHM shall not be in any way responsible or liable for any damages, expenses or losses arising from the use of any ROHM's Products under any special or extraordinary environments or conditions. If you intend to use our Products under any special or extraordinary environments or conditions (as exemplified below), your independent verification and confirmation of product performance, reliability, etc, prior to use, must be necessary:
	- [a] Use of our Products in any types of liquid, including water, oils, chemicals, and organic solvents
	- [b] Use of our Products outdoors or in places where the Products are exposed to direct sunlight or dust
	- [c] Use of our Products in places where the Products are exposed to sea wind or corrosive gases, including Cl2, H2S, NH3, SO2, and NO2
	- [d] Use of our Products in places where the Products are exposed to static electricity or electromagnetic waves
	- [e] Use of our Products in proximity to heat-producing components, plastic cords, or other flammable items
	- [f] Sealing or coating our Products with resin or other coating materials
	- [g] Use of our Products without cleaning residue of flux (even if you use no-clean type fluxes, cleaning residue of flux is recommended); or Washing our Products by using water or water-soluble cleaning agents for cleaning residue after soldering
	- [h] Use of the Products in places subject to dew condensation
- 4. The Products are not subject to radiation-proof design.
- 5. Please verify and confirm characteristics of the final or mounted products in using the Products.
- 6. In particular, if a transient load (a large amount of load applied in a short period of time, such as pulse. is applied, confirmation of performance characteristics after on-board mounting is strongly recommended. Avoid applying power exceeding normal rated power; exceeding the power rating under steady-state loading condition may negatively affect product performance and reliability.
- 7. De-rate Power Dissipation (Pd) depending on Ambient temperature (Ta). When used in sealed area, confirm the actual ambient temperature.
- 8. Confirm that operation temperature is within the specified range described in the product specification.
- 9. ROHM shall not be in any way responsible or liable for failure induced under deviant condition from what is defined in this document.

#### **Precaution for Mounting / Circuit board design**

- 1. When a highly active halogenous (chlorine, bromine, etc.) flux is used, the residue of flux may negatively affect product performance and reliability.
- 2. In principle, the reflow soldering method must be used; if flow soldering method is preferred, please consult with the ROHM representative in advance.

For details, please refer to ROHM Mounting specification

## **Precautions Regarding Application Examples and External Circuits**

- 1. If change is made to the constant of an external circuit, please allow a sufficient margin considering variations of the characteristics of the Products and external components, including transient characteristics, as well as static characteristics.
- 2. You agree that application notes, reference designs, and associated data and information contained in this document are presented only as guidance for Products use. Therefore, in case you use such information, you are solely responsible for it and you must exercise your own independent verification and judgment in the use of such information contained in this document. ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of such information.

#### **Precaution for Electrostatic**

This Product is electrostatic sensitive product, which may be damaged due to electrostatic discharge. Please take proper caution in your manufacturing process and storage so that voltage exceeding the Products maximum rating will not be applied to Products. Please take special care under dry condition (e.g. Grounding of human body / equipment / solder iron, isolation from charged objects, setting of Ionizer, friction prevention and temperature / humidity control).

#### **Precaution for Storage / Transportation**

- 1. Product performance and soldered connections may deteriorate if the Products are stored in the places where:
	- [a] the Products are exposed to sea winds or corrosive gases, including Cl2, H2S, NH3, SO2, and NO2
	- [b] the temperature or humidity exceeds those recommended by ROHM
	- [c] the Products are exposed to direct sunshine or condensation
	- [d] the Products are exposed to high Electrostatic
- 2. Even under ROHM recommended storage condition, solderability of products out of recommended storage time period may be degraded. It is strongly recommended to confirm solderability before using Products of which storage time is exceeding the recommended storage time period.
- 3. Store / transport cartons in the correct direction, which is indicated on a carton with a symbol. Otherwise bent leads may occur due to excessive stress applied when dropping of a carton.
- 4. Use Products within the specified time after opening a humidity barrier bag. Baking is required before using Products of which storage time is exceeding the recommended storage time period.

#### **Precaution for Product Label**

QR code printed on ROHM Products label is for ROHM's internal use only.

#### **Precaution for Disposition**

When disposing Products please dispose them properly using an authorized industry waste company.

#### **Precaution for Foreign Exchange and Foreign Trade act**

Since our Products might fall under controlled goods prescribed by the applicable foreign exchange and foreign trade act, please consult with ROHM representative in case of export.

#### **Precaution Regarding Intellectual Property Rights**

- 1. All information and data including but not limited to application example contained in this document is for reference only. ROHM does not warrant that foregoing information or data will not infringe any intellectual property rights or any other rights of any third party regarding such information or data. ROHM shall not be in any way responsible or liable for infringement of any intellectual property rights or other damages arising from use of such information or data.:
- 2. No license, expressly or implied, is granted hereby under any intellectual property rights or other rights of ROHM or any third parties with respect to the information contained in this document.

## **Other Precaution**

- 1. This document may not be reprinted or reproduced, in whole or in part, without prior written consent of ROHM.
- 2. The Products may not be disassembled, converted, modified, reproduced or otherwise changed without prior written consent of ROHM.
- 3. In no event shall you use in any way whatsoever the Products and the related technical information contained in the Products or this document for any military purposes, including but not limited to, the development of mass-destruction weapons.
- 4. The proper names of companies or products described in this document are trademarks or registered trademarks of ROHM, its affiliated companies or third parties.

# **General Precaution**

- 1. Before you use our Pro ducts, you are requested to care fully read this document and fully understand its contents. ROHM shall n ot be in an y way responsible or liable for failure, malfunction or accident arising from the use of a ny ROHM's Products against warning, caution or note contained in this document.
- 2. All information contained in this docume nt is current as of the issuing date and subj ect to change without any prior notice. Before purchasing or using ROHM's Products, please confirm the la test information with a ROHM sale s representative.
- 3. The information contained in this doc ument is provi ded on an "as is" basis and ROHM does not warrant that all information contained in this document is accurate an d/or error-free. ROHM shall not be in an y way responsible or liable for any damages, expenses or losses incurred by you or third parties resulting from inaccuracy or errors of or concerning such information.