

# Failsafe™ 2.5 V/3.3 V Zero Delay Buffer

### **Features**

- Internal DCXO for continuous glitch-free operation
- Zero input-output propagation delay
- 100 ps typical output cycle-to-cycle jitter
- 110 ps typical output-output skew
- 1 MHz to 200 MHz reference input
- Supports industry standard input crystals
- 200 MHz (commercial), 166 MHz (industrial) outputs
- 5 V tolerant inputs
- Phase-locked loop (PLL) bypass mode
- Dual reference inputs
- 28-pin SSOP
- Split 2.5 V or 3.3 V output power supplies
- 3.3 V core power supply
- Industrial temperature available

## **Functional Description**

The CY23FS08 is a FailSafe™ Zero Delay Buffer with two reference clock inputs and eight phase-aligned outputs. The device provides an optimum solution for applications where continuous operation is required in the event of a primary clock failure.

Continuous, glitch-free operation is achieved by using a DCXO, which serves as a redundant clock source in the event of a reference clock failure by maintaining the last frequency and phase information of the reference clock.

The unique feature of the CY23FS08 is that the DCXO is in fact the primary clocking source, which is synchronized (phase-aligned) to the external reference clock. When this external clock is restored, the DCXO automatically resynchronizes to the external clock.

The frequency of the crystal connected to the DCXO, must be chosen to be an integer factor of the frequency of the reference clock. This factor is set by four select lines: S[4:1]. see Configuration Table on page 4. The CY23FS08 has three split power supplies; one for core, another for Bank A outputs, and the third for Bank B outputs. Each output power supply, except VDDC can be connected to either 2.5 V or 3.3 V. VDDC is the power supply pin for internal circuits and must be connected to 3.3 V.

# Logic Block Diagram





# Contents

| Pinouts                                           | 3  |
|---------------------------------------------------|----|
| Pin Definitions                                   |    |
| Configuration Table                               |    |
| FailSafe Function                                 | 4  |
| XTAL Selection Criteria and Application Example . | 8  |
| Absolute Maximum Conditions                       |    |
| Recommended Pullable Crystal Specifications       | 10 |
| Operating Conditions                              | 11 |
| DC Electrical Characteristics                     |    |
| Switching Characteristics                         | 12 |
| Ordering Information                              |    |
| Ordering Code Definitions                         |    |

| Package Diagram                         | 14 |
|-----------------------------------------|----|
| Acronyms                                | 15 |
| Document Conventions                    | 15 |
| Units of Measure                        | 15 |
| Document History Page                   | 16 |
| Sales, Solutions, and Legal Information | 17 |
| Worldwide Sales and Design Support      | 17 |
| Products                                | 17 |
| PSoC® Solutions                         | 17 |
| Cypress Developer Community             | 17 |
| Technical Support                       | 17 |



# **Pinouts**

Figure 1. 28-pin SSOP pinout



## **Pin Definitions**

| Pin Number     | Pin Name   | Description                                                                                                                                          |
|----------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 2           | REF1, REF2 | Reference clock inputs. <sup>[1]</sup> 5 V tolerant.                                                                                                 |
| 4, 5, 10, 11   | CLKB[1:4]  | Bank B clock outputs. <sup>[2, 3]</sup>                                                                                                              |
| 25, 24, 19, 18 | CLKA[1:4]  | Bank A clock outputs. <sup>[2, 3]</sup>                                                                                                              |
| 27             | FBK        | Feedback input to the PLL. <sup>[2]</sup>                                                                                                            |
| 23, 6, 7, 22   | S[1:4]     | Frequency select pins/PLL and DCXO bypass. <sup>[4]</sup>                                                                                            |
| 14             | XIN        | Reference crystal input.                                                                                                                             |
| 15             | XOUT       | Reference crystal output.                                                                                                                            |
| 16             | FAIL#/SAFE | Valid reference indicator. A high level indicates a valid reference input.                                                                           |
| 13             | VDDC       | 3.3 V power supply for the internal circuitry.                                                                                                       |
| 8, 12          | VDDB       | 2.5 V or 3.3 V power supply for Bank B outputs.                                                                                                      |
| 3, 9           | VSSB       | Ground.                                                                                                                                              |
| 17, 21         | VDDA       | 2.5 V or 3.3 V power supply for Bank A outputs.                                                                                                      |
| 20, 26         | VSSA       | Ground.                                                                                                                                              |
| 28             | REFSEL     | Reference select. Selects the active reference clock from either REF1 or REF2. When REFSEL = 1, REF1 is selected. When REFSEL = 0, REF2 is selected. |

### Notes

- 1. Weak pull downs on these inputs.
  2. For normal operation, connect either one of the eight clock outputs to the FBK input.
  3. Weak pull downs on all CLK outputs.
  4. Weak pull ups on these inputs.



# **Configuration Table**

| 614:41 | XTAL (MHz) |     | IHz) REF (MHz) |        | OUT   | OUT (MHz)  | REF:OUT    | REF:XTAL | Out:XTAL Ratio |  |
|--------|------------|-----|----------------|--------|-------|------------|------------|----------|----------------|--|
| S[4:1] | Min        | Max | Min            | Max    | Min   | Max        | Ratio      | Ratio    | Out.XTAL Ratio |  |
| 0000   |            |     |                |        | PLL a | ind DCXO B | ypass mode |          |                |  |
| 1000   | 8.33       | 30  | 16.67          | 60.00  | 8.33  | 30.00      | ÷2         | 2        | 1              |  |
| 1110   | 9.50       | 30  | 57.00          | 180.00 | 28.50 | 90.00      | ÷2         | 6        | 3              |  |
| 0101   | 8.50       | 30  | 6.80           | 24.00  | 1.70  | 6.00       | ÷4         | 4/5      | 1/5            |  |
| 1011   | 8.33       | 30  | 25.00          | 90.00  | 6.25  | 22.50      | ÷4         | 3        | 3/4            |  |
| 0011   | 8.33       | 30  | 2.78           | 10.00  | 2.78  | 10.00      | ×1         | 1/3      | 1/3            |  |
| 1001   | 8.33       | 30  | 8.33           | 30.00  | 8.33  | 30.00      | ×1         | 1        | 1              |  |
| 1111   | 8.00       | 25  | 32.00          | 100.00 | 32.00 | 100.00     | ×1         | 4        | 4              |  |
| 1100   | 8.00       | 25  | 64.00          | 200.00 | 64.00 | 200.00     | ×1         | 8        | 8              |  |
| 0001   | 8.33       | 30  | 1.04           | 3.75   | 2.08  | 7.50       | ×2         | 1/8      | 1/4            |  |
| 0110   | 8.33       | 30  | 4.17           | 15.00  | 8.33  | 30.00      | ×2         | 1/2      | 1              |  |
| 1101   | 8.33       | 30  | 16.67          | 60.00  | 33.33 | 120.00     | ×2         | 2        | 4              |  |
| 0100   | 8.33       | 30  | 4.17           | 15.00  | 16.67 | 60.00      | ×4         | 1/2      | 2              |  |
| 1010   | 8.33       | 30  | 12.50          | 45.00  | 50.00 | 180.00     | ×4         | 3/2      | 6              |  |
| 0010   | 8.33       | 30  | 1.39           | 5.00   | 11.11 | 40.00      | ×8         | 1/6      | 4/3            |  |
| 0111   | 8.33       | 30  | 6.25           | 22.50  | 50.00 | 180.00     | ×8         | 3/4      | 6              |  |

### FailSafe Function

The CY23FS08 is targeted at clock distribution applications that requires or may require continued operation if the main reference clock fails. Existing approaches to this requirement have used multiple reference clocks with either internal or external methods to switch between references. The problem with this technique is that it leads to interruptions (or glitches) when transitioning from one reference to another, often requiring complex external circuitry or software to maintain system stability. The technique implemented in this design completely eliminates any switching of references to the PLL, greatly simplifying system design.

The CY23FS08 PLL is driven by the crystal oscillator, which is phase-aligned to an external reference clock so that the output of the device is effectively phase-aligned to reference via the external feedback loop. This is accomplished by using a digitally

controlled capacitor array to pull the crystal frequency over an approximate range of ±300 ppm from its nominal frequency.

In this mode, if the reference frequency fails (that is, stops or disappears), the DCXO maintains its last setting and a flag signal (FAIL#/SAFE) is set to indicate failure of the reference clock.

The CY23FS08 provides four select bits, S1 through S4 to control the reference to crystal frequency ratio. The DCXO is internally tuned to the phase and frequency of the external reference only when the reference frequency divided by this ratio is within the DCXO capture range. If the frequency is out of range, a flag is set on the FAIL#/SAFE pin notifying the system that the selected reference is not valid. If the reference moves in range, then the flag is cleared, indicating to the system that the selected reference is valid.

Figure 2. Fail#/Safe Timing for Input Reference Failing Catastrophically





Figure 3. Fail#/Safe Timing Formula

$$t_{FSL(max)} = 2 (t_{REF} x n) + 25 ns$$

$$n = \frac{F_{REF}}{F_{xtAL}} = 4 \text{ (in above example)}$$

$$t_{FSH(min)}$$
= 12(  $t_{REF} x n$  ) + 25ns

Table 1. Failsafe Timing Table

| Parameter        | Description               | Conditions                           | Min          | Max          | Unit |
|------------------|---------------------------|--------------------------------------|--------------|--------------|------|
| t <sub>FSL</sub> | Fail#/Safe Assert Delay   | Measured at 80% to 20%, Load = 15 pF |              | See Figure 3 | ns   |
| t <sub>FSH</sub> | Fail#/Safe Deassert Delay | Measured at 80% to 20%, Load = 15 pF | See Figure 3 |              | ns   |

Figure 4. FailSafe Timing Diagram: Input Reference Slowly Drifting Out of FailSafe Capture Range





Figure 5. FailSafe Reference Switching Behavior

# Failsafe typical frequency settling time

Initial valid Ref1 = 20 MHz +100 ppm, then switching to REF2 = 20 MHz



Because of the DCXO architecture, the CY23FS08 has a much lower bandwidth than a typical PLL-based clock generator. This is shown in Figure 6. This low bandwidth makes the CY23FS08 also useful as a jitter attenuator. The loop bandwidth curve is also known as the jitter transfer curve.



Figure 6. FailSafe Effective Loop Bandwidth (min)



Figure 7. Duty Cycle



Figure 8. Input Slew Rate



Figure 9. Output Slew Rate



Figure 10. Output to Output Skew and Intrabank Skew



Figure 11. Part to Part Skew





Figure 12. Phase Offset



## XTAL Selection Criteria and Application Example

Selecting the appropriate XTAL ensures the FailSafe device is able to span an appropriate frequency of operation. Also, the XTAL parameters determine the holdover frequency stability. Critical parameters are given here. Cypress recommends that you choose:

- Low C0/C1 ratio (240 or less) so that the XTAL has enough range of pullability.
- Low temperature frequency variation
- Low manufacturing frequency tolerance
- Low aging

### Example:

C0 is the XTAL shunt capacitance (3 pF to 7 pF typ).

C1 is the XTAL motional capacitance (10 fF to 30 fF typ).

The capacitive load as "seen" by the XTAL is across its terminals. It is named  $C_{\text{LOADMIN}}$  (for minimum value), and  $C_{\text{LOADMAX}}$  (for maximum value).These are used for calculating the pull range.

Note that the  $C_{LOAD}$  range "center" is approximately 20 pF, but we may not want a XTAL calibrated to that load. This is because the pullability is not linear, as represented in the equation below. Plotting the pullability of the XTAL shows this expected behavior as shown in Figure 13. In this example, specifying a XTAL calibrated to 16 pF load provides a balanced ppm pullability range around the nominal frequency.

$$\begin{split} &C_{LOADMIN} = (12 \text{ pF IC input cap} + 0 \text{ pF pulling cap} + 6 \text{ pF trace cap on board}) / 2 = 9 \text{ pF} \\ &C_{LOADMAX} = (12 \text{ pF IC input cap} + 48 \text{ pF pulling cap} + 6 \text{ pF trace cap on board}) / 2 = 33 \text{ pF} \\ &Pull \text{ Range} = \left(fC_{LOADMIN} - fC_{LOADMAX}\right) / fC_{LOADMIN} = (C1 / 2) * \left[\left(1 / \left(C0 + C_{LOADMIN}\right)\right) - \left(1 / \left(C0 + C_{LOADMIN}\right)\right)\right] \\ &Pull \text{ Range in ppm} = \left(C1 / 2\right) * \left[\left(1 / \left(C0 + C_{LOADMIN}\right)\right) - \left(1 / \left(C0 + C_{LOADMIN}\right)\right)\right] * 10^6 \end{split}$$





Figure 13. Frequency vs. C<sub>LOAD</sub> Behavior for Example XTAL

Table 2. Pullability Range from XTAL with Different  $C_0/C_1$  Ratio

| C <sub>L</sub> | Calculated Pull Range in ppm, (Normalized) |                 |                 |  |  |  |  |
|----------------|--------------------------------------------|-----------------|-----------------|--|--|--|--|
| (pF)           | $C_0/C_1 = 200$                            | $C_0/C_1 = 250$ | $C_0/C_1 = 300$ |  |  |  |  |
| 7              | 489.13                                     | 391.30          | 326.09          |  |  |  |  |
| 9              | 332.88                                     | 266.30          | 221.92          |  |  |  |  |
| 11             | 211.35                                     | 169.08          | 140.90          |  |  |  |  |
| 13             | 114.13                                     | 91.30           | 76.09           |  |  |  |  |
| 15             | 34.58                                      | 27.67           | 23.06           |  |  |  |  |
| 16             | 0.00                                       | 0.00            | 0.00            |  |  |  |  |
| 17             | -31.70                                     | -25.36          | -21.14          |  |  |  |  |
| 19             | -87.79                                     | -70.23          | -58.53          |  |  |  |  |
| 21             | -135.87                                    | -108.70         | -90.58          |  |  |  |  |
| 23             | -177.54                                    | -142.03         | -118.36         |  |  |  |  |
| 25             | -213.99                                    | -171.20         | -142.66         |  |  |  |  |
| 27             | -246.16                                    | -196.93         | -164.11         |  |  |  |  |
| 29             | -274.76                                    | -219.81         | -183.17         |  |  |  |  |
| 31             | -300.34                                    | -240.27         | -200.23         |  |  |  |  |

Calculated value of the pullability range for the XTAL with  $C_0/C_1$  ratio of 200, 250, and 300 are shown in Table 2. For this calculation  $C_{\text{LOADMIN}}$  = 7 pF and  $C_{\text{LOADMAX}}$  = 31 pF is used. Using a XTAL that has a nominal frequency specified at load capacitance of 16 pF, almost symmetrical pullability range is obtained.

Next, it is important to calculate the pullability range including error tolerances. This is the **capture range** of the input reference frequency that the FailSafe device and XTAL combination can reliably span.

Calculating the **capture range** involves subtracting error tolerances as follows:

| Parameter                         | f error (ppm) |
|-----------------------------------|---------------|
| Manufacturing frequency tolerance | 15            |
| Temperature stability             | 30            |
| Aging                             | 3             |
| Board/trace variation             | 5             |
| Total                             | 53            |

Example: Capture Range for XTAL with C0/C1 Ratio of 200 Negative Capture Range = -300 ppm + 53 ppm = -247 ppm Positive Capture Range = 489 ppm - 53 ppm = +436 ppm

It is important to note that the XTAL with lower  $C_0/C_1$  ratio has wider **pullability/capture range** as compared to the higher  $C_0/C_1$  ratio. This helps to select the appropriate XTAL for use in the FailSafe application.

### **Important Notes**

Following are some important notes that should be considered when designing with the Failsafe device:

- 1. The trace capacitance of the XTAL inputs, XIN and XOUT must be kept as small as possible.
- 2. Specify the DCXO for  ${\rm C_0/C_1}$  ratio to be less than 250 and the XTAL Load Capacitance to be approximately 16 pF. A typical DCXO specification from Ecliptek is attached here (please see page 6) for reference.
- 3. XTAL with low temperature frequency variation, low manufacturing frequency tolerance and low aging must be chosen.
- 4. Pull range must be checked for its upper and lower frequency symmetry from the nominal value as described in this application note.



# **Absolute Maximum Conditions**

Exceeding maximum ratings may shorten the useful life of the device. User guidelines are not tested.

| Parameter          | Description                       | Condition                   | Min   | Max                   | Unit |
|--------------------|-----------------------------------|-----------------------------|-------|-----------------------|------|
| $V_{DD}$           | Supply Voltage                    |                             | -0.5  | 4.6                   | V    |
| V <sub>IN</sub>    | Input Voltage                     | Relative to V <sub>SS</sub> | -0.5  | V <sub>DD</sub> + 0.5 | VDC  |
| T <sub>S</sub>     | Temperature, Storage              | Non Functional              | -65   | 150                   | °C   |
| TJ                 | Temperature, Junction             | Functional                  | _     | 125                   | °C   |
| ESD <sub>HBM</sub> | ESD Protection (Human Body Model) | MIL-STD-883, Method 3015    | 2000  | -                     | V    |
| Ø <sub>JC</sub>    | Dissipation, Junction to Case     | Mil-Spec 883E Method 1012.1 | 36    | .17                   | °C/W |
| Ø <sub>JA</sub>    | Dissipation, Junction to Ambient  | JEDEC (JESD 51)             | 100.6 |                       | °C/W |
| UL-94              | Flammability Rating               | At 1/8 in.                  | V-0   |                       |      |
| MSL                | Moisture Sensitivity Level        |                             | ,     | 1                     |      |

Multiple Supplies: The voltage on any input or I/O pin cannot exceed the power pin during power-up. Power supply sequencing is NOT required.

# **Recommended Pullable Crystal Specifications**

| Parameter [5]                  | Description                                              | Condition                                                                            | Min  | Тур | Max   | Unit |
|--------------------------------|----------------------------------------------------------|--------------------------------------------------------------------------------------|------|-----|-------|------|
| F <sub>NOM</sub>               | Nominal crystal frequency                                | Parallel resonance, fundamental mode, AT cut                                         | 8.00 | -   | 30.00 | MHz  |
| C <sub>LNOM</sub>              | Nominal load capacitance                                 |                                                                                      | -    | 14  | _     | pF   |
| R <sub>1</sub>                 | Equivalent series resistance (ESR)                       | Fundamental mode                                                                     | _    | _   | 25    | Ω    |
| R <sub>3</sub> /R <sub>1</sub> | Ratio of third overtone mode ESR to fundamental mode ESR | Ratio used because typical R <sub>1</sub> values are much less than the maximum spec | 3    | _   | -     |      |
| DL                             | Crystal drive level                                      | No external series resistor assumed                                                  | -    | 0.5 | 2     | mW   |
| F <sub>3SEPLI</sub>            | Third overtone separation from 3 × F <sub>NOM</sub>      | High side                                                                            | 300  | _   | _     | ppm  |
| F <sub>3SEPLO</sub>            | Third overtone separation from 3 × F <sub>NOM</sub>      | Low side                                                                             | _    | -   | -150  | ppm  |
| C0                             | Crystal shunt capacitance                                |                                                                                      | -    | _   | 7     | pF   |
| C0/C1                          | Ratio of shunt to motional capacitance                   |                                                                                      | 180  | -   | 250   |      |
| C1                             | Crystal motional capacitance                             |                                                                                      | 14.4 | 18  | 21.6  | fF   |

Document Number: 38-07518 Rev. \*H



# **Operating Conditions**

| Parameter          | Description                                                                                   | Min   | Max   | Unit |
|--------------------|-----------------------------------------------------------------------------------------------|-------|-------|------|
| $V_{DDC}$          | 3.3 V Supply Voltage                                                                          | 3.135 | 3.465 | V    |
| V <sub>DDA</sub> , | 2.5 V Supply Voltage Range                                                                    | 2.375 | 2.625 | V    |
| $V_{DDB}$          | 3.3 V Supply Voltage Range                                                                    | 3.135 | 3.465 | V    |
| T <sub>A</sub>     | Ambient Operating Temperature, Commercial                                                     | 0     | 70    | °C   |
|                    | Ambient Operating Temperature, Industrial                                                     | -40   | 85    | °C   |
| C <sub>L</sub>     | Output Load Capacitance (Fout ≤ 100 MHz)                                                      | _     | 30    | pF   |
|                    | Output Load Capacitance (Fout > 100 MHz)                                                      | _     | 15    | pF   |
| C <sub>IN</sub>    | Input Capacitance (except XIN)                                                                | _     | 7     | pF   |
| C <sub>XIN</sub>   | Crystal Input Capacitance (all internal caps off)                                             | 10    | 13    | pF   |
| t <sub>PU</sub>    | Power up time for all VDDs to reach minimum specified voltage (power ramps must be monotonic) | 0.05  | 500   | ms   |

# **DC Electrical Characteristics**

| Parameter        | Description         | Test Conditions                                                             | Min                   | Тур | Max                   | Unit |
|------------------|---------------------|-----------------------------------------------------------------------------|-----------------------|-----|-----------------------|------|
| $V_{IL}$         | Input Low Voltage   | CMOS Levels, 30% of V <sub>DD</sub>                                         | _                     | -   | 0.3 × V <sub>DD</sub> | V    |
| $V_{IH}$         | Input High Voltage  | CMOS Levels, 70% of V <sub>DD</sub>                                         | 0.7 × V <sub>DD</sub> | -   | -                     | V    |
| $I_{IL}$         | Input Low Current   | V <sub>IN</sub> = V <sub>SS</sub> (100k pull up only)                       | _                     | -   | 50                    | μA   |
| I <sub>IH</sub>  | Input High Current  | $V_{IN} = V_{DD}$ (100k pull down only)                                     | _                     | -   | 50                    | μA   |
| I <sub>OL</sub>  | Output Low Current  | $V_{OL} = 0.5 \text{ V}, V_{DD} = 2.5 \text{ V}$                            | _                     | 18  | -                     | mA   |
|                  |                     | $V_{OL} = 0.5 \text{ V}, V_{DD} = 3.3 \text{ V}$                            | _                     | 20  | -                     | mA   |
| I <sub>OH</sub>  | Output High Current | $V_{OH} = V_{DD} - 0.5 \text{ V}, V_{DD} = 2.5 \text{ V}$                   | _                     | 18  | -                     | mA   |
|                  |                     | $V_{OH} = V_{DD} - 0.5 \text{ V}, V_{DD} = 3.3 \text{ V}$                   | _                     | 20  | -                     | mA   |
| I <sub>DDQ</sub> | Quiescent Current   | All Inputs grounded,<br>PLL and DCXO in bypass mode,<br>Reference Input = 0 | _                     | _   | 250                   | μА   |

Document Number: 38-07518 Rev. \*H Page 11 of 17

Ecliptek crystals ECX-5788-13.500M, ECX-5807-19.440M, ECX-5872-19.53125M, ECX-6362-18.432M, ECX-5808-27.000M, ECX-5884-17.664M, ECX-5883-16.384M, ECX-5882-19.200M, ECX-5880-24.576M meet these specifications.



# **Switching Characteristics**

| Parameter [6]       | Description           | Test Conditions                                                 | Min  | Тур | Max   | Unit              |
|---------------------|-----------------------|-----------------------------------------------------------------|------|-----|-------|-------------------|
| f <sub>REF</sub>    | Reference Frequency   | Commercial Grade                                                | 1.04 | -   | 200   | MHz               |
|                     |                       | Industrial Grade                                                | 1.04 | -   | 166.7 | MHz               |
| f <sub>OUT</sub>    | Output Frequency      | 15 pF Load, Commercial Grade                                    | 1.70 | -   | 200   | MHz               |
|                     |                       | 15 pF Load, Industrial Grade                                    | 1.70 | -   | 166.7 | MHz               |
| f <sub>XIN</sub>    | DCXO Frequency        |                                                                 | 8.0  | -   | 30    | MHz               |
| t <sub>DC</sub>     | Duty Cycle            | Measured at V <sub>DD</sub> /2                                  | 47   | _   | 53    | %                 |
| t <sub>SR(I)</sub>  | Input Slew Rate       | Measured on REF1 Input, 30% to 70% of V <sub>DD</sub>           | 0.5  | _   | 4.0   | V/ns              |
| t <sub>SR(O)</sub>  | Output Slew Rate      | Measured from 20% to 80% of V <sub>DD</sub> = 3.3 V, 15 pF Load | 0.8  | _   | 4.0   | V/ns              |
|                     |                       | Measured from 20% to 80% of V <sub>DD</sub> =2.5V, 15 pF Load   | 0.4  | _   | 3.0   | V/ns              |
| t <sub>SK(O)</sub>  | Output to Output Skew | All outputs equally loaded, measured at V <sub>DD</sub> /2      | _    | 110 | 200   | ps                |
| t <sub>SK(IB)</sub> | Intrabank Skew        | All outputs equally loaded, measured at V <sub>DD</sub> /2      | _    | _   | 75    | ps                |
| t <sub>SK(PP)</sub> | Part to Part Skew     | Measured at V <sub>DD</sub> /2                                  | -    | -   | 500   | ps                |
| $t_{(\phi)}^{[7]}$  | Static Phase Offset   | Measured at V <sub>DD</sub> /2                                  | -    | _   | 250   | ps                |
| $t_{D(\phi)}^{[7]}$ | Dynamic Phase Offset  | Measured at V <sub>DD</sub> /2                                  | -    | _   | 500   | ps                |
| t <sub>J(CC)</sub>  | Cycle-to-Cycle Jitter | Load = 15 pF, f <sub>OUT</sub> ≥ 6.25 MHz                       | _    | 100 | 200   | ps                |
|                     |                       |                                                                 | _    | 18  | 35    | ps <sub>RMS</sub> |
| t <sub>LOCK</sub>   | Lock Time             | At room temperature with 18.432 MHz Crystal                     | -    | 70  | _     | ms                |

Notes
6. Parameters guaranteed by design and characterization, not 100% tested in production.
7. The  $t_{(\phi)}$  reference feedback input delay is guaranteed for a maximum 4:1 input edge ratio between the two signals as long as  $t_{SR(I)}$  is maintained.



# **Ordering Information**

| Part Number  | Package Type                | Product Flow                |
|--------------|-----------------------------|-----------------------------|
| Pb-free      |                             |                             |
| CY23FS08OXI  | 28-pin SSOP                 | Industrial, –40 °C to 85 °C |
| CY23FS08OXIT | 28-pin SSOP – Tape and Reel | Industrial, –40 °C to 85 °C |
| CY23FS08OXC  | 28-pin SSOP                 | Commercial, 0 °C to 70 °C   |
| CY23FS08OXCT | 28-pin SSOP – Tape and Reel | Commercial, 0 °C to 70 °C   |

# **Ordering Code Definitions**





# **Package Diagram**

Figure 14. 28-pin SSOP (210 Mils) Package Outline, 51-85079







51-85079 \*E



# Acronyms

| Acronym | Description                             |  |  |
|---------|-----------------------------------------|--|--|
| DCXO    | Digitally Controlled Crystal Oscillator |  |  |
| ESD     | Electrostatic Discharge                 |  |  |
| PLL     | Phase Locked Loop                       |  |  |
| RMS     | Root Mean Square                        |  |  |
| SSOP    | DP Shrunk Small Outline Package         |  |  |
| XTAL    | Crystal                                 |  |  |

# **Document Conventions**

# **Units of Measure**

| Symbol | Unit of Measure   |  |  |
|--------|-------------------|--|--|
| °C     | degree Celsius    |  |  |
| MHz    | megahertz         |  |  |
| μΑ     | microampere       |  |  |
| mA     | milliampere       |  |  |
| ms     | millisecond       |  |  |
| ns     | nanosecond        |  |  |
| Ω      | ohm               |  |  |
| ppm    | parts per million |  |  |
| pF     | picofarad         |  |  |
| ps     | picosecond        |  |  |
| W      | watt              |  |  |
| V      | volt              |  |  |



# **Document History Page**

| Revision | ECN     | Submission<br>Date | Orig. of<br>Change | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|----------|---------|--------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| **       | 123699  | 04/23/03           | RGL                | New data sheet                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| *A       | 224067  | See ECN            | RGL / ZJX          | Changed the XTAL Specifications table.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| *B       | 276749  | See ECN            | RGL                | Removed (T <sub>LOCK</sub> ) Lock Time Specification.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| *C       | 417645  | See ECN            | RGL                | Added Lead-free devices<br>Added typical nos. on jitters                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| *D       | 2865396 | 01/25/2010         | KVM                | Remove figures showing dynamic response to 180° phase change to REF Add waveforms for input slew rate and intrabank skew Change "Cl" to "C <sub>LOAD</sub> "  Absolute Maximum Conditions table: remove duplicate T <sub>A</sub> parameter Replace crystal ECX–5806–18.432M with ECX–6362–18.432M Remove obsolete part numbers CY23FS08OI, CY23FS08OIT, CY23FS08OC and CY23FS08OCT Replace "Lead-free" with "Pb-free" Remove unreferenced footnote 9 Change package drawing title from "O28" to "SP28", updated package diagram Added Table of Contents |
| *E       | 2925613 | 04/30/10           | KVM                | Posting to external web.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| *F       | 3130032 | 01/06/2011         | BASH               | Changed $t_{D(\phi)}$ max value from 200 to 500 and removed $t_{D(\phi)}$ Typical value in Switching Characteristics on page 12. Added Ordering Code Definitions. Added Acronyms and Units of Measure.                                                                                                                                                                                                                                                                                                                                                  |
| *G       | 3695670 | 08/03/2012         | PURU               | Updated Figure 13 and Table 2.<br>Revised package diagram to *E.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| *H       | 4276658 | 02/10/2014         | CINM               | Updated in new template.  Completing Sunset Review.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |



# Sales, Solutions, and Legal Information

### **Worldwide Sales and Design Support**

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

### **Products**

Automotive Clocks & Buffers Interface

Lighting & Power Control

Memory
PSoC
Touch Sensing
USB Controllers
Wireless/RF

cypress.com/go/automotive cypress.com/go/clocks cypress.com/go/interface cypress.com/go/powerpsoc cypress.com/go/plc cypress.com/go/memory cypress.com/go/psoc cypress.com/go/touch cypress.com/go/USB cypress.com/go/wireless

## PSoC® Solutions

psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP

### **Cypress Developer Community**

Community | Forums | Blogs | Video | Training

## **Technical Support**

cypress.com/go/support

© Cypress Semiconductor Corporation, 2003-2014. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.