### Philips Components-Signetics | Document No. | 853-0146 | |---------------|-----------------------| | ECN No. | 86487 | | Date of Issue | November 11, 1986 | | Status | Product Specification | | Memory Produ | icts | ### DESCRIPTION The 82S183 is field programmable, which means that custom patterns are immediately available by following the Signetics Generic I fusing procedure. The standard 82S183 is supplied with all outputs at logical Low. Outputs are programmed to a logic High level at any specified address by fusing the Ni-Cr link matrix. This device includes on-chip decoding and 3 Chip Enable inputs for ease of memory expansion. It features 3-State outputs for optimization of word expansion in bused organizations. In the Transparent Read mode, stored data is addressed by applying a binary code to the address inputs while holding Strobe High. In this mode the output drivers are controlled solely by CE1, CE2, and CE3 lines A D-type latch is used to enable the 3-State output drivers. In the Latched Read mode, outputs are held in their previous state (High, Low, or Hi-Z) as long as Strobe is Low, regardless of the state of Address or Chip Enable. A positive Strobe transition causes data from the applied address to reach the outputs if the chip is enabled, and causes outputs to go to the Hi-Z state if the chip is disabled. A negative Strobe transition causes outputs to be locked into their last Read Data condition if the chip was enabled, or causes outputs to be locked into the Hi-Z condition if the chip was disabled. Ordering information can be found on the following page. ## 82**S**183 8K-bit TTL bipolar PROM ### **FEATURES** - Address access time: 60ns max - Power dissipation: 80µW/bit typ - Input loading: −100µA max - On-chip address decoding - No separate fusing pins - Unprogrammed outputs are Low level - Fully TTL compatible - Three Chip Enable inputs - Outputs: 3-State ### **APPLICATIONS** - Sequential controllers - Microprogramming - Hardwired algorithms - Control store - Code conversion ### PIN CONFIGURATIONS 82S183 ### **BLOCK DIAGRAM** ### ORDERING INFORMATION | DESCRIPTION | ORDER CODE | | | |-----------------------------------------------------|------------|--|--| | 24-Pin Plastic Dual-In-Line<br>600mil-wide | N82S183 N | | | | 28-Pin Plastic Leaded Chip Carrier<br>450mil-square | N82S183 A | | | ### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |------------------|-----------------------------|-------------|-----------------| | V <sub>CC</sub> | Supply voltage | +7.0 | V <sub>DC</sub> | | V <sub>IN</sub> | Input voltage | +5.5 | V <sub>DC</sub> | | Vo | Output voltage Off-State | +5.5 | V <sub>DC</sub> | | Tamb | Operating temperature range | 0 to +75 | °C | | T <sub>stg</sub> | Storage temperature range | -65 to +150 | °C | 82S183 # DC ELECTRICAL CHARACTERISTICS $0^{\circ}C \le T_{amb} \le +75^{\circ}C$ , $4.75V \le V_{CC} \le 5.25V$ | | | | LIMITS | | | | | |-----------------|----------------------------|-----------------------------------------------------------|--------|------------------|------|---------|--| | SYMBOL | PARAMETER | TEST CONDITIONS <sup>1,2</sup> | Min | Typ <sup>3</sup> | Max | ax UNIT | | | Input volt | age <sup>2</sup> | | | | | | | | V <sub>IL</sub> | Low | | | | 0.8 | ٧ | | | V <sub>IH</sub> | High | | 2.0 | | | V | | | V <sub>IC</sub> | Clamp | I <sub>IN</sub> = -12mA | | -0.8 | -1.2 | ٧ | | | Output vo | oltage <sup>2</sup> | | | | | | | | | | CE1,2 = Low, CE3 = High | | | | | | | VoL | Low | I <sub>OUT</sub> = 9.6mA | | | 0.45 | ) v | | | $V_{OH}$ | High | l <sub>OUT</sub> = -2.0mA | 2.4 | 1 | | l v | | | input curi | rent <sup>1</sup> | | | | | | | | I <sub>IL</sub> | Low | V <sub>IN</sub> = 0.45V | | | -100 | μА | | | l <sub>iH</sub> | High | $V_{IN} = 5.5V$ | 25 | | 25 | μA | | | Output cu | ırrent | | | | | | | | loz | Hi-Z state | CE = High, CE = Low, V <sub>OUT</sub> = 5.5V | · · | | 40 | μΑ | | | | ! | CE = High, CE = Low, V <sub>OUT</sub> = 0.5V | | | -40 | μΑ | | | los | Short circuit <sup>4</sup> | CE = Low, CE = High, V <sub>OUT</sub> = 0V<br>High stored | -15 | | -70 | mA | | | Supply co | urrent <sup>5</sup> | | | | | | | | Icc | | V <sub>CC</sub> = 5.25V | | 130 | 175 | mA | | | Capacita | nce | | | | | | | | | | CE1,2 = High, CE3 = Low, V <sub>CC</sub> = 5.0V | | | | | | | CIN | Input | $V_{IN} = 2.0V$ | | 5 | | ρF | | | COUT | Output | V <sub>OUT</sub> = 2.0V | | - 8 | | pF | | ### NOTES: Positive current is defined as into the terminal referenced. Typical values are at V<sub>CC</sub> = 5V, T<sub>amb</sub> = +25°C. No more than one output should be grounded at the same time and Strobe should be disabled. Strobe is in High state. Measured with all inputs grounded and all outputs open. ### **AC ELECTRICAL CHARACTERISTICS** $B_1 = 470\Omega$ , $B_2 = 1k\Omega$ , $C_1 = 30pF$ 0°C < $T_{amb} < +75$ °C, $4.75V < V_{CC} < 5.25V$ | SYMBOL | PARAMETER | то | FROM | TEST CONDITIONS | LIMITS | | | | |------------------|--------------------------|--------|--------------|-----------------------------|--------|------------------|-----|------| | | | | | | Min | Typ <sup>2</sup> | Max | UNIT | | Access ti | me <sup>1</sup> | | | | | | | | | t <sub>AA</sub> | | Output | Address | Latched or transparent read | | 45 | 60 | ns | | t <sub>CE</sub> | | Output | Chip Enable | | | 25 | 40 | ns | | Disable ti | me <sup>1,4</sup> | • | | | | | | | | t <sub>CD</sub> | | Output | Chip Disable | Latched or transparent read | | 25 | 40 | ns | | Setup and | d hold time <sup>3</sup> | | • | | | | | | | t <sub>CDS</sub> | Setup time | Output | Chip Enable | Latched read only | 40 | | | ns | | t <sub>CDH</sub> | Hold time | Output | Chip Enable | | 10 | | | ns | | t <sub>ADH</sub> | Hold time | Output | Address | Latched or transparent read | 0 | | | ns | | Pulse wic | Íth <sup>3</sup> | | | | | | | | | tsw | Strobe | | | Latched read only | 30 | 15 | | ns | | Latch tim | e <sup>3</sup> | • | | | | | | | | t <sub>SL</sub> | Strobe | | | Latched read only | 60 | 35 | | ns | | Delatch t | me <sup>3,4</sup> | | | | | | - | | | t <sub>DL</sub> | Strobe | | | Latched read only | | | 30 | ns | ### NOTES: - 1. If the Strobe is High, the device functions in a manner identical to conventional bipolar ROMs. The timing diagram shows valid data will appear tAA nanoseconds after the address has changed to nanoseconds after the output circuit is enabled. to is the time required to disable the output and switch it to an off or High impedance state after is has been enabled. - 2. Typical values are V<sub>CC</sub> = 5V, T<sub>amb</sub> = +25°C. - 3. In latched Read Mode data from any selected address will be held on the output when Strobe is lowered. Only when Strobe is raised will new location data be transferred and Chip Enable conditions be stored. The new data will appear on the output if the Chip Enable conditions - 4. Measured at a delta of 0.5V from Logic Level with $R_1=750\Omega$ , $R_2=750\Omega$ and $C_L=5pF$ . 5. All AC parameters are measured at 1.5V unless otherwise specified. ### **TEST LOAD CIRCUIT** ### **VOLTAGE WAVEFORM** #### NOTES: - 1. All AC parameters are measured at 1.5V unless otherwise specified. - In Latched Read Mode data from any selected address will be held on the output when Strobe is lowered. Only when Strobe is raised will new location data be transferred and Chip Enable conditions be stored. The new data will appear on the output if the Chip Enable conditions enable the outputs. - 3. Areas shown by crosshatch are latched data from previous address.