# VCXO W/3.3V, 2.5V LVPECL FEMTOCLOCK™ PLL ## ICS813321I-04 ## GENERAL DESCRIPTION The ICS813321I-04 is a two stage device – a VCXO followed by a FemtoClock™PLL. The FemtoClock PLL can multiply the crystal frequency of the VCXO up to a range of 122MHz to 160MHz, with a random rms phase jitter of less than 1ps (1.875MHz – 20MHz). This phase jitter performance meets the requirements of 1Gb/10Gb Ethernet, 1Gb, 2Gb, 4Gb and 10Gb Fibre Channel, and SONET up to OC48. ## **F**EATURES - One 3.3V or 2.5V LVPECL output pair - Crystal operating frequency range: 14MHz 24MHz - VCO range: 490MHz 640MHz - Output frequency range: 122MHz 160MHz - VCXO pull range: ±50ppm (typical APR) - Supports the following applications (among others): SONET, Ethernet, Fibre Channel - RMS phase jitter @ 156.25MHz (1.875MHz 20MHz): 0.53ps (typical) @ 3.3V - Supply voltage modes: V<sub>cc</sub>/V<sub>cco</sub> 3.3V/3.3V 3.3V/2.5V 2.5V/2.5V - -40°C to 85°C ambient operating temperature - Available in both standard (RoHS 5) and lead-free (RoHS 6) packages ## **BLOCK DIAGRAM** ## PIN ASSIGNMENT ## ICS813321I-04 16-Lead TSSOP 4.4mm x 5.0mm x 0.92mm package body G Package Top View The Preliminary Information presented herein represents a product in pre-production. The noted characteristics are based on initial product characterization and/or qualification. Integrated Device Technology, Incorporated (IDT) reserves the right to change any circuitry or specifications without notice. TABLE 1. PIN DESCRIPTIONS | Number | Name | Ту | /ре | Description | |--------------|-------------------|--------|----------|--------------------------------------------------------------------------------------------------------------------------------| | 1, 6, 11, 15 | nc | Unused | | No connect. | | 2 | V <sub>cco</sub> | Power | | Output supply pin. | | 3, 4 | Q, nQ | Output | | Differential clock outputs. LVDS interface levels. | | 5 | V <sub>EE</sub> | Power | | Negative supply pin. | | 7 | V <sub>CCA</sub> | Power | | Analog supply pin. | | 8 | V <sub>cc</sub> | Power | | Core supply pin. | | 9, 10 | XTAL_OUT, XTAL_IN | Input | | Crystal oscillator interface. XTAL_IN is the input, XTAL_OUT is the output. | | 12 | V <sub>c</sub> | Input | | VCXO control voltage input. | | 13 | SEL | Input | Pulldown | Select pin. LVCMOS/LVTTL interface levels. | | 14 | OE | Input | Pullup | Output enable pin. When HIGH, the output is active. When LOW, the output is in a high impedance state. LVCMOS/LVTTL interface. | | 16 | VCO_SEL | Input | Pullup | VCO select pin. LVCMOS/LVTTL interface levels. | NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics Table, for typical values. TABLE 2. PIN CHARACTERISTICS | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|-------------------------|-----------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | | | 4 | | pF | | C <sub>OUT</sub> | Input Pulldown Resistor | | | 51 | | kΩ | | R <sub>PULLUP</sub> | Input Pullup Resistor | | | 51 | | kΩ | | R <sub>PULLDOWN</sub> | Input Pulldown Resistor | | | 51 | | kΩ | TABLE 3. SEL FUNCTION TABLE | Control Input | М | | | | | |---------------|-------|--|--|--|--| | SEL | ] [VI | | | | | | 0 | ÷25 | | | | | | 1 | ÷32 | | | | | #### ABSOLUTE MAXIMUM RATINGS Supply Voltage, V<sub>CC</sub> 4.6V Inputs, $V_1$ -0.5V to $V_{cc}$ + 0.5V Outputs, $I_{o}$ (LVPECL) Continuous Current 50mA Surge Current 100mA Package Thermal Impedance, $\theta_{JA}$ 89°C/W (0 Ifpm) Storage Temperature, $T_{STG}$ -65°C to 150°C NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. Table 4A. Power Supply DC Characteristics, $V_{CC} = V_{CCA} = V_{CCO} = 3.3V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-----------------------|-----------------|-----------------|---------|-----------------|-------| | V <sub>cc</sub> | Core Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | V <sub>CCA</sub> | Analog Supply Voltage | | $V_{CC} - 0.10$ | 3.3 | V <sub>cc</sub> | V | | V <sub>cco</sub> | Output Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | I <sub>CCA</sub> | Analog Supply Current | | | | 10 | mA | | I <sub>EE</sub> | Power Supply Current | | | | 130 | mA | | I <sub>cco</sub> | Output Supply Current | | | | 10 | mA | Table 4B. Power Supply DC Characteristics, $V_{CC} = V_{CCA} = 3.3V \pm 5\%$ , $V_{CCO} = 2.5V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-----------------------|-----------------|------------------------|---------|-----------------|-------| | V <sub>cc</sub> | Core Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | V <sub>CCA</sub> | Analog Supply Voltage | | V <sub>CC</sub> - 0.10 | 3.3 | V <sub>cc</sub> | V | | V <sub>cco</sub> | Output Supply Voltage | | 2.375 | 2.5 | 2.625 | V | | I <sub>CCA</sub> | Analog Supply Current | | | | 10 | mA | | I <sub>EE</sub> | Power Supply Current | | | | 130 | mA | | I <sub>cco</sub> | Output Supply Current | | | | 10 | mA | Table 4C. Power Supply DC Characteristics, $V_{CC} = V_{CCA} = V_{CCO} = 2.5V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-----------------------|-----------------|------------------------|---------|-----------------|-------| | V <sub>cc</sub> | Core Supply Voltage | | 2.375 | 2.5 | 2.625 | V | | V <sub>CCA</sub> | Analog Supply Voltage | | V <sub>cc</sub> - 0.10 | 2.5 | V <sub>cc</sub> | V | | V <sub>cco</sub> | Output Supply Voltage | | 2.375 | 2.5 | 2.625 | V | | I <sub>CCA</sub> | Analog Supply Current | | | | 10 | mA | | I <sub>EE</sub> | Power Supply Current | | | | 125 | mA | | I <sub>cco</sub> | Output Supply Current | | | | 10 | mA | Table 4D. LVCMOS / LVTTL DC Characteristics, $T_A = -40$ °C to 85 °C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|----------------------|----------------|----------------------------------------------------------|---------|---------|-----------------------|-------| | V | Input High Voltage | | $V_{CC} = 3.3V$ | 2 | | V <sub>cc</sub> + 0.3 | V | | V <sub>IH</sub> | Imput riigir voitage | | $V_{CC} = 2.5V$ | 1.7 | | $V_{cc} + 0.3$ | V | | V | Input Low Voltage | | $V_{CC} = 3.3V$ | -0.3 | | 0.8 | V | | V <sub>IL</sub> | Input Low Voltage | | $V_{CC} = 2.5V$ | -0.3 | | 0.7 | V | | I <sub>IH</sub> | Input High Current | OE,<br>VCO_SEL | $V_{CC} = V_{IN} = 3.465V \text{ or } 2.625V$ | | | 5 | μΑ | | " | | SEL | $V_{CC} = V_{IN} = 3.465 V \text{ or } 2.625 V$ | | | 150 | μΑ | | I <sub>IL</sub> | Input Low Current | OE,<br>VCO_SEL | V <sub>CC</sub> = 3.465V or 2.625V, V <sub>IN</sub> = 0V | -150 | | | μΑ | | "- | | SEL | $V_{CC} = 3.465V \text{ or } 2.625V, V_{IN} = 0V$ | -5 | | | μA | Table 4E. LVPECL DC Characteristics, Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------|-----------------------------------|-----------------|------------------------|---------|------------------------|-------| | V <sub>OH</sub> | Output High Voltage; NOTE 1 | | V <sub>cco</sub> - 1.4 | | V <sub>cco</sub> - 0.9 | ٧ | | V <sub>OL</sub> | Output Low Voltage; NOTE 1 | | V <sub>cco</sub> - 2.0 | | V <sub>cco</sub> - 1.7 | V | | V <sub>SWING</sub> | Peak-to-Peak Output Voltage Swing | | 0.6 | | 1.0 | V | NOTE 1: Outputs terminated with 50 $\!\Omega$ to V $_{\!\scriptscriptstyle CCO}$ - 2V. Table 5A. AC Characteristics, $V_{CC} = V_{CCA} = V_{CCO} = 3.3V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|------------------------------------------|------------------------------|---------|---------|---------|-------| | f <sub>out</sub> | Output Frequency | VCO_SEL = 1 | 122 | | 160 | MHz | | <i>t</i> jit(Ø) | RMS Phase Jitter, (Random);<br>NOTE 1, 2 | 155.52MHz (1.875MHz - 20MHz) | | 0.53 | | ps | | f <sub>vco</sub> | PLL VCO Lock Range | | 490 | | 640 | MHz | | $t_R/t_F$ | Output Rise/Fall Time | 20% to 80% | 300 | | 500 | ps | | odc | Output Duty Cycle | | 48 | | 52 | % | NOTE 1: Phase jitter using a crystal interface. NOTE 2: This parameter is defined in accordance with JEDEC Standard 65. **Table 5B. AC Characteristics,** $V_{CC} = V_{CCA} = 3.3V \pm 5\%$ , $V_{CCO} = 2.5V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|------------------------------------------|------------------------------|---------|---------|---------|-------| | f <sub>out</sub> | Output Frequency | VCO_SEL = 1 | 122 | | 160 | MHz | | tjit(Ø) | RMS Phase Jitter, (Random);<br>NOTE 1, 2 | 155.52MHz (1.875MHz - 20MHz) | | 0.64 | | ps | | f <sub>vco</sub> | PLL VCO Lock Range | | 490 | | 640 | MHz | | $t_{\rm R}/t_{\rm F}$ | Output Rise/Fall Time | 20% to 80% | 300 | | 500 | ps | | odc | Output Duty Cycle | | 48 | | 52 | % | NOTE 1: Phase jitter using a crystal interface. NOTE 2: This parameter is defined in accordance with JEDEC Standard 65. Table 5C. AC Characteristics, $V_{CC} = V_{CCA} = V_{CCO} = 2.5V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------------------|------------------------------------------|------------------------------|---------|---------|---------|-------| | f <sub>out</sub> | Output Frequency | VCO_SEL = 1 | 122 | | 160 | MHz | | <i>t</i> jit(Ø) | RMS Phase Jitter, (Random);<br>NOTE 1, 2 | 155.52MHz (1.875MHz - 20MHz) | | 0.53 | | ps | | f <sub>vco</sub> | PLL VCO Lock Range | | 490 | | 640 | MHz | | t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time | 20% to 80% | 300 | | 500 | ps | | odc | Output Duty Cycle | | 48 | | 52 | % | NOTE 1: Phase jitter using a crystal interface. NOTE 2: This parameter is defined in accordance with JEDEC Standard 65. # Typical Phase Noise at 155.52MHz **OFFSET FREQUENCY (Hz)** # PARAMETER MEASUREMENT INFORMATION 3.3V CORE/3.3V LVPECL OUTPUT LOAD ACTEST CIRCUIT 3.3V CORE/2.5V LVPECL OUTPUT LOAD ACTEST CIRCUIT 2.5V CORE/2.5V LVPECL OUTPUT LOAD AC TEST CIRCUIT **RMS PHASE JITTER** **OUTPUT RISE/FALL TIME** **OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD** ## **APPLICATION INFORMATION** ## Power Supply Filtering Techniques As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. The ICS813321I-04 provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL. $V_{\rm CC}, V_{\rm CCA},$ and $V_{\rm CCO}$ should be individually connected to the power supply plane through vias, and bypass capacitors should be used for each pin. To achieve optimum jitter performance, power supply isolation is required. Figure 1 illustrates how a $10\Omega$ resistor along with a $10\mu F$ and a $.01\mu F$ bypass capacitor should be connected to each $V_{\rm CCA}$ . FIGURE 1. POWER SUPPLY FILTERING ## RECOMMENDATIONS FOR UNUSED INPUT PINS ## INPUTS: #### LVCMOS CONTROL PINS: All control pins have internal pull-ups or pull-downs; additional resistance is not required but can be added for additional protection. A $1k\Omega$ resistor can be used. ## **VCXO CRYSTAL SELECTION** Choosing a crystal with the correct characteristics is one of the most critical steps in using a Voltage Controlled Crystal Oscillator (VCXO). The crystal parameters affect the tuning range and accuracy of a VCXO. Below are the key variables and an example of using the crystal parameters to calculate the tuning range of the VCXO. FIGURE 2. VCXO OSCILLATOR CIRCUIT - V<sub>c</sub> Control voltage used to tune frequency - C<sub>v</sub> Varactor capacitance, varies due to the change in control voltage - $C_{_{L1,}}C_{_{L2}}$ Load tuning capacitance used for fine tuning or centering nominal frequency - $\boldsymbol{C}_{\text{S1,}} \, \boldsymbol{C}_{\text{S2}}$ Stray Capacitance caused by pads, vias, and other board parasitics TABLE 6. EXAMPLE CRYSTAL PARAMETERS | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------------------|------------------------------|-----------------|-------------|----------|---------|-------| | f <sub>N</sub> | Nominal Frequency | | 14 | | 24 | MHz | | f <sub>⊤</sub> | Frequency Tolerance | | | | ±20 | ppm | | f <sub>s</sub> | Frequency Stability | | | | ±20 | ppm | | | Operating Temperature Range | | 0 | | 70 | °C | | C <sub>L</sub> | Load Capacitance | | | 12 | | pF | | C <sub>o</sub> | Shunt Capacitance | | | 4 | | pF | | C <sub>1,</sub> C <sub>2</sub> | Pullability Ratio | | | 220 | 240 | | | ESR | Equivalent Series Resistance | | | | 20 | | | | Drive Level | | | | 1 | mW | | | Aging @ 25°C | | ±3 per year | | ppm | | | | Mode of Operation | | F | undament | al | | TABLE 7. VARACTOR PARAMETERS | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------|---------------------------|--------------------|---------|---------|---------|-------| | C <sub>v_Low</sub> | Low Varactor Capacitance | $V_{C} = 0V$ | | 15 | | pF | | $C_{V\_HIGH}$ | High Varactor Capacitance | $V_{\rm C} = 3.3V$ | | 27.4 | | pF | ## **FORMULAS** $$C_{Low} = \frac{\left(C_{L1} + C_{S1} + C_{V\_Low}\right) \cdot \left(C_{L2} + C_{S2} + C_{V\_Low}\right)}{\left(C_{L1} + C_{S1} + C_{V\_Low}\right) + \left(C_{L2} + C_{S2} + C_{V\_Low}\right)}$$ $$C_{High} = \frac{\left(C_{L1} + C_{S1} + C_{V\_High}\right) \cdot \left(C_{L2} + C_{S2} + C_{V\_High}\right)}{\left(C_{L1} + C_{S1} + C_{V\_High}\right) + \left(C_{L2} + C_{S2} + C_{V\_High}\right)}$$ - $C_{Low}$ is the effective capacitance due to the low varactor capacitance, load capacitance and stray capacitance. $C_{Low}$ determines the high frequency component on the TPR. - $C_{High}$ is the effective capacitance due to the high varactor capacitance, load capacitance and stray capacitance. $C_{High}$ determines the low frequency component on the TPR. Total Pull Range (TPR) = $$\frac{1}{2 \cdot \frac{C_0}{C_1} \cdot \left(1 + \frac{C_{Low}}{C_0}\right)} - \frac{1}{2 \cdot \frac{C_0}{C_1} \cdot \left(1 + \frac{C_{High}}{C_0}\right)} \cdot 10^6$$ Absolute Pull Range (APR) = Total Pull Range - (Frequency Tolerance + Frequency Stability + Aging) ## **EXAMPLE CALCULATIONS** Using the tables and figures above, we can now calculate the TPR and APR of the VCXO using the example crystal parameters. For the numerical example below there were some assumptions made. First, the stray capacitance ( $C_{\rm S1}$ , $C_{\rm S2}$ ), which is all the excess capacitance due to board parasitic, is 4pF. Second, the expected lifetime of the project is 5 years; hence the inaccuracy due to aging is $\pm 15$ ppm. Third, though many boards will not require load tuning capacitors ( $C_{L1}$ , $C_{L2}$ ), it is recommended for long-term consistent performance of the system that two tuning capacitor pads be placed into every design. Typical values for the load tuning capacitors will range from 0 to 4pF. $$C_{Low} = \frac{(0 + 4pf + 15pf) \cdot (0 + 4pf + 15pf)}{(0 + 4pf + 15pf) \cdot (0 + 4pf + 15pf)} = 9.5pf$$ $$C_{High} = \frac{(0 + 4pf + 27.4pf) \cdot (0 + 4pf + 27.4pf)}{(0 + 4pf + 27.4pf) \cdot (0 + 4pf + 27.4pf)} = 15.7pf$$ $$TPR = \frac{1}{2 \cdot 220 \cdot \left(1 + \frac{9.5pf}{4pf}\right)} - \frac{1}{2 \cdot 220 \cdot \left(1 + \frac{15.7pf}{4pf}\right)} \cdot 10^6 = 212 \text{ppm}$$ $TPR = \pm 106ppm$ $APR = 106ppm - (20ppm + 20ppm + 15ppm) = \pm 51ppm$ The example above will ensure a total pull range of ±106 ppm with an APR of ±51ppm. Many times, board designers may select their own crystal based on their application. If the application requires a tighter APR, a crystal with better pullability (C0/C1 ratio) can be used. Also, with the equations above, one can vary the frequency tolerance, temperature stability, and aging or shunt capacitance to achieve the required pullability. ## TERMINATION FOR 3.3V LVPECL OUTPUT The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines. FOUT and nFOUT are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are $Z_{o} = 50\Omega$ $Z_{o} = 50\Omega$ $Z_{o} = 50\Omega$ $S_{o} FIGURE 3A. LVPECL OUTPUT TERMINATION designed to drive $50\Omega$ transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. Figures 3A and 3B show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations. FIGURE 3B. LVPECL OUTPUT TERMINATION ## **TERMINATION FOR 2.5V LVPECL OUTPUT** Figure 4A and Figure 4B show examples of termination for 2.5V LVPECL driver. These terminations are equivalent to terminating $50\Omega$ to $V_{cc}$ - 2V. For $V_{cco}$ = 2.5V, the $V_{cco}$ - 2V is very close to ground Zo = 50 Ohm Zo = 50 Ohm Zo = 50 Ohm Zo = 50 Ohm Zo = 50 Ohm R1 R3 R3 R4 62.5 R4 62.5 R4 FIGURE 4A. 2.5V LVPECL DRIVER TERMINATION EXAMPLE FIGURE 4C. 2.5V LVPECL TERMINATION EXAMPLE level. The R3 in Figure 4B can be eliminated and the termination is shown in *Figure 4C*. FIGURE 4B. 2.5V LVPECL DRIVER TERMINATION EXAMPLE ## POWER CONSIDERATIONS This section provides information on power dissipation and junction temperature for the ICS813321I-04. Equations and example calculations are also provided. #### 1. Power Dissipation. The total power dissipation for the ICS813321I-04 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for $V_{cc} = 3.3V + 5\% = 3.465V$ , which gives worst case results. NOTE: Please refer to Section 3 for details on calculating power dissipated in the load. Power (core)<sub>MAX</sub> = V<sub>CC MAX</sub> \* I<sub>EE MAX</sub> = 3.465V \* 130mA = 450mW Total Power $_{MAX}$ (3.465V, with output switching) = 450mW + 30mW = 480mW #### 2. Junction Temperature. Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS™ devices is 125°C. The equation for Tj is as follows: Tj = $\theta_{JA}$ \* Pd\_total + T<sub>A</sub> Tj = Junction Temperature $\theta_{\mbox{\tiny JA}}$ = Junction-to-Ambient Thermal Resistance Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above) T<sub>A</sub> = Ambient Temperature In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance $\theta_{\text{\tiny M}}$ must be used. Assuming a moderate air flow of 200 linear feet per minute and a multi-layer board, the appropriate value is 81.8°C/W per Table 7 below. Therefore, Tj for an ambient temperature of 85°C with all outputs switching is: 85°C + 0.480W \* 81.8°C/W = 124.2°C. This is below the limit of 125°C. This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (single layer or multi-layer). Table 7. Thermal Resistance $\theta_{,a}$ for 16-pin TSSOP, Forced Convection ## $\theta_{_{\mathrm{JA}}}$ by Velocity (Linear Feet per Minute) 0200500Single-Layer PCB, JEDEC Standard Test Boards137.1°C/W118.2°C/W106.8°C/WMulti-Layer PCB, JEDEC Standard Test Boards89.0°C/W81.8°C/W78.1°C/W NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. #### 3. Calculations and Equations. The purpose of this section is to derive the power dissipated into the load. LVPECL output driver circuit and termination are shown in Figure 5. FIGURE 5. LVPECL DRIVER CIRCUIT AND TERMINATION To calculate worst case power dissipation into the load, use the following equations which assume a $50\Omega$ load, and a termination voltage of V - 2V. • For logic high, $$V_{\text{out}} = V_{\text{OH\_MAX}} = V_{\text{cc\_MAX}} - 0.9V$$ $$(V_{CCO\_MAX} - V_{OH\_MAX}) = 0.9V$$ • For logic low, $$V_{OUT} = V_{OL MAX} = V_{CC MAX} - 1.7V$$ $$(V_{CCO MAX} - V_{OL MAX}) = 1.7V$$ Pd\_H is power dissipation when the output drives high. Pd\_L is the power dissipation when the output drives low. $$Pd\_H = [(V_{_{OH\_MAX}} - (V_{_{CC\_MAX}} - 2V))/R_{_{L}}] * (V_{_{CC\_MAX}} - V_{_{OH\_MAX}}) = [(2V - (V_{_{CC\_MAX}} - V_{_{OH\_MAX}}))/R_{_{L}}] * (V_{_{CC\_MAX}} - V_{_{OH\_MAX}}) = [(2V - 0.9V)/50\Omega] * 0.9V = \textbf{19.8mW}$$ $$Pd\_L = [(V_{OL\_MAX} - (V_{CC\_MAX} - 2V))/R_{L}] * (V_{CC\_MAX} - V_{OL\_MAX}) = [(2V - (V_{CC\_MAX} - V_{OL\_MAX}))/R_{L}] * (V_{CC\_MAX} - V_{OL\_MAX}) = [(2V - 1.7V)/50\Omega] * 1.7V = 10.2mW$$ Total Power Dissipation per output pair = Pd\_H + Pd\_L = 30mW # RELIABILITY INFORMATION # Table 8. $\theta_{_{JA}} vs.$ Air Flow Table for 16 Lead TSSOP # $\theta_{_{JA}}$ by Velocity (Linear Feet per Minute) 0200500Single-Layer PCB, JEDEC Standard Test Boards137.1°C/W118.2°C/W106.8°C/WMulti-Layer PCB, JEDEC Standard Test Boards89.0°C/W81.8°C/W78.1°C/W NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. ## **TRANSISTOR COUNT** The transistor count for ICS813321I-04 is: 3948 ## PACKAGE OUTLINE - G SUFFIX FOR 16 LEAD TSSOP TABLE 9. PACKAGE DIMENSIONS | SYMBOL | Millimeters | | | |---------|-------------|---------|--| | STWIDOL | Minimum | Maximum | | | N | 16 | | | | Α | | 1.20 | | | A1 | 0.05 | 0.15 | | | A2 | 0.80 | 1.05 | | | b | 0.19 | 0.30 | | | С | 0.09 | 0.20 | | | D | 4.90 | 5.10 | | | Е | 6.40 BASIC | | | | E1 | 4.30 | 4.50 | | | е | 0.65 BASIC | | | | L | 0.45 | 0.75 | | | α | 0° | 8° | | | aaa | | 0.10 | | Reference Document: JEDEC Publication 95, MO-153 TABLE 10. ORDERING INFORMATION | Part/Order Number | Marking | Package | Shipping Packaging | Temperature | |--------------------|----------|---------------------------|--------------------|---------------| | ICS813321AGI-04 | 3321Al04 | 16 lead TSSOP | tube | -40°C to 85°C | | ICS813321AGI-04T | 3321Al04 | 16 lead TSSOP | 2500 tape & reel | -40°C to 85°C | | ICS813321AGI-04LF | 321Al04L | 16 lead "Lead-Free" TSSOP | tube | -40°C to 85°C | | ICS813321AGI-04LFT | 321Al04L | 16 lead "Lead-Free" TSSOP | 2500 tape & reel | -40°C to 85°C | NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant. While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology, Incorporated (IDT) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial and industrial applications. Any other applications such as those requiring high reliability or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments. # Innovate with IDT and accelerate your future networks. Contact: # www.IDT.com ## **For Sales** 800-345-7015 408-284-8200 Fax: 408-284-2775 ## For Tech Support netcom@idt.com 480-763-2056 ## **Corporate Headquarters** Integrated Device Technology, Inc. 6024 Silver Creek Valley Road San Jose, CA 95138 United States 800 345 7015 +408 284 8200 (outside U.S.) ## Asia Pacific and Japan Integrated Device Technology Singapore (1997) Pte. Ltd. Reg. No. 199707558G 435 Orchard Road #20-03 Wisma Atria Singapore 238877 +65 6 887 5505 ## **Europe** IDT Europe, Limited 321 Kingston Road Leatherhead, Surrey KT22 7TU England +44 (0) 1372 363 339 Fax: +44 (0) 1372 378851