# High Speed, 16-Bit, 333ksps Sampling A/D Converter with Shutdown #### **FEATURES** - A Complete, 333ksps 16-Bit ADC - 90dB S/(N+D) and -100dB THD (Typ) - Power Dissipation: 220mW (Typ) - No Pipeline Delay - No Missing Codes over Temperature - Nap (7mW) and Sleep (10µW) Shutdown Modes - Operates with Internal 15ppm/°C Reference or External Reference - True Differential Inputs Reject Common Mode Noise - 5MHz Full Power Bandwidth - ±2.5V Bipolar Input Range - 36-Pin SSOP Package ## **APPLICATIONS** - Telecommunications - Digital Signal Processing - Multiplexed Data Acquisition Systems - High Speed Data Acquisition - Spectrum Analysis - Imaging Systems #### DESCRIPTION The LTC $^{\circ}$ 1604 is a 333ksps, 16-bit sampling A/D converter that draws only 220mW from $\pm 5$ V supplies. This high performance device includes a high dynamic range sample-and-hold, a precision reference and a high speed parallel output. Two digitally selectable power shutdown modes provide power savings for low power systems. The LTC1604's full-scale input range is $\pm 2.5$ V. Outstanding AC performance includes 90dB S/(N+D) and -100dB THD at a sample rate of 333ksps. The unique differential input sample-and-hold can acquire single-ended or differential input signals up to its 15MHz bandwidth. The 68dB common mode rejection allows users to eliminate ground loops and common mode noise by measuring signals differentially from the source. The ADC has $\mu P$ compatible,16-bit parallel output port. There is no pipeline delay in conversion results. A separate convert start input and a data ready signal (BUSY) ease connections to FIFOs, DSPs and microprocessors. T. LTC and LT are registered trademarks of Linear Technology Corporation. # TYPICAL APPLICATION # FREQUENCY (kHz) LTC1604 4096 Point FFT 1604 TA02 # **ABSOLUTE MAXIMUM RATINGS** # PACKAGE/ORDER INFORMATION Consult factory for Military grade parts. # **CONVERTER CHARACTERISTICS** With Internal Reference (Notes 5, 6) | | | | | LTC1604 | 4 | | LTC1604 | A | | |-------------------------------|------------------------------------------------------|---|-----|-----------|----------------|-----|---------|----------------|--------| | PARAMETER | CONDITIONS | | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | Resolution (No Missing Codes) | | • | 15 | 16 | | 16 | 16 | | Bits | | Integral Linearity Error | (Note 7) | • | | ±1 | ±4 | | ±0.5 | ±2 | LSB | | Transition Noise | (Note 8) | | | 0.7 | | | 0.7 | | LSB | | Offset Error | (Note 9) | • | | $\pm0.05$ | ±0.125 | | ±0.05 | ±0.125 | % | | Offset Tempco | (Note 9) | | | 0.5 | | | 0.5 | | ppm/°C | | Full-Scale Error | Internal Reference<br>External Reference | | | ±0.125 | ±0.25<br>±0.25 | | ±0.125 | ±0.25<br>±0.25 | %<br>% | | Full-Scale Tempco | I <sub>OUT</sub> (Reference) = 0, Internal Reference | | | ±15 | | | ±15 | | ppm/°C | # ANALOG INPUT | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |---------------------|-----------------------------------------------|-------------------------------------------|---|-----|---------|-----|-------------------| | V <sub>IN</sub> | Analog Input Range (Note 2) | | | | ±2.5 | | V | | I <sub>IN</sub> | Analog Input Leakage Current | GS = High | • | | | ±1 | μА | | C <sub>IN</sub> | Analog Input Capacitance | Between Conversions<br>During Conversions | | | 43<br>5 | | pF<br>pF | | t <sub>ACQ</sub> | Sample-and-Hold Acquisition Time | | | | 380 | | ns | | t <sub>AP</sub> | Sample-and-Hold Acquisition Delay Time | | | | -1.5 | | ns | | t <sub>jitter</sub> | Sample-and-Hold Acquisition Delay Time Jitter | | | | 5 | | ps <sub>RMS</sub> | | CMRR | Analog Input Common Mode Rejection Ratio | $-2.5V < (A_{IN}^- = A_{IN}^+) < 2.5V$ | | | 68 | | dB | # **DYNAMIC ACCURACY** (Note 5) | | | | | LTC1604 | Ľ | TC1604 <b>A</b> | | |-----------|-------------------------------------------------|-----------------------------------------------------------|---|-------------|-----|-----------------|------------| | SYMBOL | PARAMETER | CONDITIONS | | MIN TYP MAX | MIN | TYP MA | X UNITS | | S/N | Signal-to-Noise Ratio | 5kHz Input Signal<br>100kHz Input Signal | • | 90<br>90 | 87 | 90<br>90 | dB<br>dB | | S/(N + D) | Signal-to-(Noise + Distortion) Ratio | 5kHz Input Signal<br>100kHz Input Signal (Note 10) | • | 90<br>89 | 84 | 90<br>89 | dB<br>dB | | THD | Total Harmonic Distortion<br>Up to 5th Harmonic | 5kHz Input Signal<br>100kHz Input Signal | • | -100<br>-94 | | -100<br>-94 -8 | dB<br>8 dB | | SFDR | Spurious Free Dynamic Range | 100kHz Input Signal | | 96 | | 96 | dB | | IMD | Intermodulation Distortion | f <sub>IN1</sub> = 29.37kHz, f <sub>IN2</sub> = 32.446kHz | | -88 | | -88 | dB | | | Full Power Bandwidth | | | 5 | | 5 | MHz | | | Full Linear Bandwidth (S/(N + D) ≥ 84dB | | | 350 | | 350 | kHz | # INTERNAL REFERENCE CHARACTERISTICS (Note 5) | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |------------------------------------|-----------------------------------|-------|-------|-------|--------| | V <sub>REF</sub> Output Voltage | I <sub>OUT</sub> = 0 | 2.475 | 2.500 | 2.515 | V | | V <sub>REF</sub> Output Tempco | I <sub>OUT</sub> = 0 | | ±15 | | ppm/°C | | V <sub>REF</sub> Line Regulation | $4.75 \le V_{DD} \le 5.25V$ | | 0.01 | | LSB/V | | | $-5.25V \le V_{SS} \le -4.75V$ | | 0.01 | | LSB/V | | V <sub>REF</sub> Output Resistance | $0 \le I_{OUT} \le 1 \text{mA}$ | | 7.5 | | kΩ | | REFCOMP Output Voltage | I <sub>OUT</sub> = 0 | | 4.375 | | V | # DIGITAL INPUTS AND DIGITAL OUTPUTS (Note 5) | SYMBOL | PARAMETER | CONDITIONS | | MIN | ТҮР | MAX | UNITS | |---------------------|-----------------------------------|---------------------------------------------------------------------------------------------------------|---|-----|--------------|-----|--------| | $\overline{V_{IH}}$ | High Level Input Voltage | V <sub>DD</sub> = 5.25V | • | 2.4 | | | V | | V <sub>IL</sub> | Low Level Input Voltage | V <sub>DD</sub> = 4.75V | • | | | 8.0 | V | | I <sub>IN</sub> | Digital Input Current | V <sub>IN</sub> = 0V to V <sub>DD</sub> | • | | | ±10 | μА | | C <sub>IN</sub> | Digital Input Capacitance | | | | 5 | | pF | | V <sub>OH</sub> | High Level Output Voltage | V <sub>DD</sub> = 4.75V, I <sub>OUT</sub> = -10μA<br>V <sub>DD</sub> = 4.75V, I <sub>OUT</sub> = -400μA | • | 4.0 | 4.5 | | V<br>V | | V <sub>OL</sub> | Low Level Output Voltage | V <sub>DD</sub> = 4.75V, I <sub>OUT</sub> = 160μA<br>V <sub>DD</sub> = 4.75V, I <sub>OUT</sub> = 1.6mA | • | | 0.05<br>0.10 | 0.4 | V<br>V | | I <sub>OZ</sub> | Hi-Z Output Leakage D15 to D0 | V <sub>OUT</sub> = 0V to V <sub>DD</sub> , <del>CS</del> High | • | | | ±10 | μА | | C <sub>OZ</sub> | Hi-Z Output Capacitance D15 to D0 | CS High (Note 11) | • | | | 15 | pF | | I <sub>SOURCE</sub> | Output Source Current | V <sub>OUT</sub> = 0V | | | -10 | | mA | | I <sub>SINK</sub> | Output Sink Current | V <sub>OUT</sub> = V <sub>DD</sub> | | | 10 | | mA | # POWER REQUIREMENTS (Note 5) | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |---------------------|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|---|-------|--------------------|------------------|----------------| | $\overline{V_{DD}}$ | Positive Supply Voltage | (Notes 12, 13) | | 4.75 | | 5.25 | V | | $V_{SS}$ | Negative Supply Voltage | (Note 12) | | -4.75 | | -5.25 | V | | I <sub>DD</sub> | Positive Supply Current<br>Nap Mode<br>Sleep Mode | $\overline{CS} = \overline{RD} = 0V$ $\overline{CS} = 0V, \overline{SHDN} = 0V$ $\overline{CS} = 5V, \overline{SHDN} = 0V$ | • | | 18<br>1.5<br>1 | 30<br>2.4<br>100 | mA<br>mA<br>μA | | I <sub>SS</sub> | Negative Supply Current<br>Nap Mode<br>Sleep Mode | $ \overline{CS} = \overline{RD} = 0V $ $ \underline{CS} = 0V, \overline{SHDN} = 0V $ $ \overline{CS} = 5V, \overline{SHDN} = 0V $ | • | | 26<br>1<br>1 | 40<br>100<br>100 | mA<br>μA<br>μA | | P <sub>D</sub> | Power Dissipation<br>Nap Mode<br>Sleep Mode | $ \overline{CS} = \overline{RD} = 0V \overline{CS} = 0V, \overline{SHDN} = 0V \overline{CS} = 5V, \overline{SHDN} = 0V $ | • | | 220<br>7.5<br>0.01 | 350<br>12<br>1 | mW<br>mW<br>mW | # TIMING CHARACTERISTICS (Note 5) | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |------------------------|--------------------------------------------|------------------------|---|-----------------|------|-----|-------| | f <sub>SMPL(MAX)</sub> | Maximum Sampling Frequency | | • | 333 | | | kHz | | t <sub>CONV</sub> | Conversion Time | | • | 1.5 | 2.45 | 2.8 | μs | | t <sub>ACQ</sub> | Acquisition Time | (Note 11) | • | | | 480 | ns | | t <sub>ACQ+CONV</sub> | Throughput Time (Acquisition + Conversion) | | • | | | 3 | μs | | $\overline{t_1}$ | CS to RD Setup Time | (Notes 11, 12) | • | 0 | | | ns | | $\overline{t_2}$ | CS↓ to CONVST↓ Setup Time | (Notes 11, 12) | • | 10 | | | ns | | t <sub>3</sub> | SHDN↓ to CS↑ Setup Time | (Notes 11, 12) | • | 10 | | | ns | | t <sub>4</sub> | SHDN↑ to CONVST↓ Wake-Up Time | CS = Low (Note 12) | | | 400 | | ns | | t <sub>5</sub> | CONVST Low Time | (Note 12) | • | 40 | | | ns | | $\overline{t_6}$ | CONVST to BUSY Delay | C <sub>L</sub> = 25pF | | | 36 | | ns | | | | | • | | | 80 | ns | | t <sub>7</sub> | Data Ready Before BUSY↑ | | | | 60 | | ns | | | | | • | 32 | | | ns | | <u>t</u> 8 | Delay Between Conversions | (Note 12) | • | 200 | | | ns | | $t_9$ | Wait Time RD↓ After BUSY↑ | (Note 12) | • | -5 | | | ns | | t <sub>10</sub> | Data Access Time After RD↓ | C <sub>L</sub> = 25pF | | | 40 | 50 | ns | | | | | • | | | 60 | ns | | | | C <sub>L</sub> = 100pF | | | 45 | 60 | ns | | | | | • | | | 75 | ns | | t <sub>11</sub> | Bus Relinquish Time | | | | 50 | 60 | ns | | | | LTC1604C | • | | | 70 | ns | | | | LTC1604I | • | | | 75 | ns | | t <sub>12</sub> | RD Low Time | (Note 12) | • | t <sub>10</sub> | | | ns | | t <sub>13</sub> | CONVST High Time | (Note 12) | • | 40 | | | ns | | t <sub>14</sub> | Aperture Delay of Sample-and-Hold | | | | 2 | | ns | # TIMING CHARACTERISTICS (Note 5) The ullet denotes specifications that apply over the full operating temperature range. Note 1: Absolute Maximum Ratings are those values beyond which the life of a device may be impaired. Note 2: All voltage values are with respect to ground with DGND, OGND and AGND wired together unless otherwise noted. **Note 3:** When these pin voltages are taken below $V_{SS}$ or above $V_{DD}$ , they will be clamped by internal diodes. This product can handle input currents greater than 100mA below $V_{SS}$ or above $V_{DD}$ without latchup. **Note 4:** When these pin voltages are taken below $V_{SS}$ , they will be clamped by internal diodes. This product can handle input currents greater than 100mA below $V_{SS}$ without latchup. These pins are not clamped to $V_{DD}$ . Note 5: $V_{DD}$ = 5V, $V_{SS}$ = -5V, $f_{SMPL}$ = 333kHz, and $t_r$ = $t_f$ = 5ns unless otherwise specified. Note 6: Linearity, offset and full-scale specification apply for a single-ended $A_{IN}^+$ input with $A_{IN}^-$ grounded. Note 7: Integral nonlinearity is defined as the deviation of a code from a straight line passing through the actual endpoints of the transfer curve. The deviation is measured from the center of the quantization band. Note 8: Typical RMS noise at the code transitions. See Figure 17 for histogram. **Note 9:** Bipolar offset is the offset voltage measured from -0.5LSB when the output code flickers between 0000 0000 0000 0000 and 1111 1111 1111. Note 10: Signal-to-Noise Ratio (SNR) is measured at 5kHz and distortion is measured at 100kHz. These results are used to calculate Signal-to-Nosie Plus Distortion (SINAD). Note 11: Guaranteed by design, not subject to test. Note 12: Recommended operating conditions. Note 13: The falling CONVST edge starts a conversion. If CONVST returns high at a critical point during the conversion it can create small errors. For best performance ensure that CONVST returns high either within 250ns after conversion start or after BUSY rises. ## TYPICAL PERFORMANCE CHARACTERISTICS Differential Nonlinearity vs ## TYPICAL PERFORMANCE CHARACTERISTICS ## PIN FUNCTIONS $A_{IN}^+$ (Pin 1): Positive Analog Input. The ADC converts the difference voltage between $A_{IN}^+$ and $A_{IN}^-$ with a differential range of $\pm 2.5$ V. $A_{IN}^+$ has a $\pm 2.5$ V input range when $A_{IN}^-$ is grounded. $A_{IN}^-$ (Pin 2): Negative Analog Input. Can be grounded, tied to a DC voltage or driven differentially with $A_{IN}^+$ . $V_{REF}$ (Pin 3): 2.5V Reference Output. Bypass to AGND with 2.2 $\mu$ F tantalum in parallel with 0.1 $\mu$ F ceramic. **REFCOMP (Pin 4):** 4.375 Reference Compensation Pin. Bypass to AGND with $47\mu\text{F}$ tantalum in parallel with $0.1\mu\text{F}$ ceramic. **AGND (Pins 5 to 8):** Analog Grounds. Tie to analog ground plane. **DV**<sub>DD</sub> (**Pin 9**): 5V Digital Power Supply. Bypass to DGND with 10μF tantalum in parallel with 0.1μF ceramic. **DGND (Pin 10):** Digital Ground for Internal Logic. Tie to analog ground plane. **D15 to D0 (Pins 11 to 26):** Three-State Data Outputs. D15 is the Most Significant Bit. **BUSY** (Pin 27): The BUSY output shows the converter status. It is low when a conversion is in progress. Data is valid on the rising edge of BUSY. OGND (Pin 28): Digital Ground for Output Drivers. $0V_{DD}$ (Pin 29): Digital Power Supply for Output Drivers. Bypass to OGND with 10μF tantalum in parallel with 0.1μF ceramic. RD (Pin 30): Read Input. A logic low enables the output drivers when $\overline{\text{CS}}$ is low. **CONVST (Pin 31):** Conversion Start Signal. This active low signal starts a conversion on its falling edge when $\overline{\text{CS}}$ is low. **CS** (Pin 32): The Chip Select Input. Must be low for the ADC to recognize CONVST and RD inputs. SHDN (Pin 33): Power Shutdown. Drive this pin low with CS low for nap mode. Drive this pin low with CS high for sleep mode. **V<sub>SS</sub> (Pin 34):** -5V Negative Supply. Bypass to AGND with $10\mu F$ tantalum in parallel with $0.1\mu F$ ceramic. AV<sub>DD</sub> (Pin 35): 5V Analog Power Supply. Bypass to AGND with $10\mu F$ tantalum in parallel with $0.1\mu F$ ceramic. **AV**<sub>DD</sub> (Pin 36): 5V Analog Power Supply. Bypass to AGND with $10\mu$ F tantalum in parallel with $0.1\mu$ F ceramic and connect this pin to Pin 35 with a $10\Omega$ resistor. # FUNCTIONAL BLOCK DIAGRAM # **TEST CIRCUITS** #### **Load Circuits for Access Timing** # $DN \xrightarrow{\qquad \qquad } lk \xrightarrow{\qquad } C_L$ $(A) \text{ Hi-Z TO V}_{OH} \text{ AND V}_{OL} \text{ TO V}_{OH}$ $(B) \text{ Hi-Z TO V}_{OL} \text{ AND V}_{OH} \text{ TO V}_{OL}$ #### **Load Circuits for Output Float Delay** #### **CONVERSION DETAILS** The LTC1604 uses a successive approximation algorithm and internal sample-and-hold circuit to convert an analog signal to a 16-bit parallel output. The ADC is complete with a sample-and-hold, a precision reference and an internal clock. The control logic provides easy interface to microprocessors and DSPs. (Please refer to the Digital Interface section for the data format.) Conversion start is controlled by the $\overline{\text{CS}}$ and $\overline{\text{CONVST}}$ inputs. At the start of the conversion the successive approximation register (SAR) resets. Once a conversion cycle has begun it cannot be restarted. During the conversion, the internal differential 16-bit capacitive DAC output is sequenced by the SAR from the Most Significant Bit (MSB) to the Least Significant Bit (LSB). Referring to Figure 1, the $A_{IN}^+$ and $A_{IN}^-$ inputs are acquired during the acquire phase and the comparator offset is nulled by the zeroing switches. In this acquire phase, a duration of 480ns will provide enough time for the sample-and-hold capacitors to acquire the analog signal. During the convert phase the comparator zeroing switches open, putting the comparator into compare mode. The input switches connect the $C_{SMPL}$ capacitors to ground, transferring the differential analog input charge onto the Figure 1. Simplified Block Diagram summing junctions. This input charge is successively compared with the binary-weighted charges supplied by the differential capacitive DAC. Bit decisions are made by the high speed comparator. At the end of a conversion, the differential DAC output balances the $A_{IN}^+$ and $A_{IN}^-$ input charges. The SAR contents (a 16-bit data word) which represent the difference of $A_{IN}^+$ and $A_{IN}^-$ are loaded into the 16-bit output latches. #### **DIGITAL INTERFACE** The A/D converter is designed to interface with microprocessors as a memory mapped device. The $\overline{\text{CS}}$ and $\overline{\text{RD}}$ control inputs are common to all peripheral memory interfacing. A separate $\overline{\text{CONVST}}$ is used to initiate a conversion. #### **Internal Clock** The A/D converter has an internal clock that runs the A/D conversion. The internal clock is factory trimmed to achieve a typical conversion time of 2.45µs and a maximum conversion time of 2.8µs over the full temperature range. No external adjustments are required. The guaranteed maximum acquisition time is 480ns. In addition, a throughput time (acquisition + conversion) of 3µs and a minimum sampling rate of 333ksps are guaranteed. #### 3V Input/Output Compatible The LTC1604 operates on $\pm 5V$ supplies, which makes the device easy to interface to 5V digital systems. This device can also talk to 3V digital systems: the digital input pins (SHDN, $\overline{CS}$ , $\overline{CONVST}$ and $\overline{RD}$ ) of the LTC1604 recognize 3V or 5V inputs. The LTC1604 has a dedicated output supply pin ( $0V_{DD}$ ) that controls the output swings of the digital output pins (D0 to D15, $\overline{BUSY}$ ) and allows the part to talk to either 3V or 5V digital systems. The output is two's complement binary. #### **Power Shutdown** The LTC1604 provides two power shutdown modes, Nap and Sleep, to save power during inactive periods. The Nap mode reduces the power by 95% and leaves only the digital logic and reference powered up. The wake-up time from Nap to active is 200ns. In Sleep mode all bias Figure 2a. Nap Mode to Sleep Mode Timing Figure 2b. SHDN to CONVST Wake-Up Timing Figure 3. CS top CONVST Setup Timing Figure 4. Change in DNL vs CONVST Low Time. Be Sure the CONVST Pulse Returns High Early in the Conversion or After the End of Conversion currents are shut down and only leakage current remains (about $1\mu A$ ). Wake-up time from Sleep mode is much slower since the reference circuit must power up and settle. Sleep mode wake-up time is dependent on the value of the capacitor connected to the REFCOMP (Pin 4). The wake-up time is 160ms with the recommended $47\mu F$ capacitor. Shutdown is controlled by Pin 33 (SHDN). The ADC is in shutdown when SHDN is low. The shutdown mode is selected with Pin 32 (CS). When SHDN is low, CS low selects nap and CS high selects sleep. #### **Timing and Control** Conversion start and data read operations are controlled by three digital inputs: $\overline{CONVST}$ , $\overline{CS}$ and $\overline{RD}$ . A falling edge applied to the $\overline{CONVST}$ pin will start a conversion after the ADC has been selected (i.e., $\overline{CS}$ is low). Once initiated, it cannot be restarted until the conversion is complete. Converter status is indicated by the $\overline{BUSY}$ output. $\overline{BUSY}$ is low during a conversion. We recommend using a narrow logic low or narrow logic high $\overline{\text{CONVST}}$ pulse to start a conversion as shown in Figures 5 and 6. A narrow low or high $\overline{\text{CONVST}}$ pulse prevents the rising edge of the $\overline{\text{CONVST}}$ pulse from upsetting the critical bit decisions during the conversion time. Figure 4 shows the change of the differential nonlinearity error versus the low time of the $\overline{\text{CONVST}}$ pulse. As shown, if $\overline{\text{CONVST}}$ returns high early in the conversion (e.g., $\overline{\text{CONVST}}$ low time <500ns), accuracy is unaffected. Similarly, if $\overline{\text{CONVST}}$ returns high after the conversion is over (e.g., $\overline{\text{CONVST}}$ low time >t<sub>CONV</sub>), accuracy is unaffected. For best results, keep t<sub>5</sub> less than 500ns or greater than t<sub>CONV</sub>. Figures 5 through 9 show several different modes of operation. In modes 1a and 1b (Figures 5 and 6), $\overline{CS}$ and $\overline{RD}$ are both tied low. The falling edge of $\overline{CONVST}$ starts the conversion. The data outputs are always enabled and data can be latched with the $\overline{BUSY}$ rising edge. Mode 1a shows operation with a narrow logic low $\overline{CONVST}$ pulse. Mode 1b shows a narrow logic high $\overline{CONVST}$ pulse. In mode 2 (Figure 7) $\overline{\text{CS}}$ is tied low. The falling edge of $\overline{\text{CONVST}}$ signal starts the conversion. Data outputs are in Figure 5. Mode 1a. $\overline{\text{CONVST}}$ Starts a Conversion. Data Outputs Always Enabled ( $\overline{\text{CONVST}} = \text{CONVST}$ ) Figure 6. Mode 1b. $\overline{\text{CONVST}}$ Starts a Conversion. Data Outputs Always Enabled ( $\overline{\text{CONVST}} = \square \square \square \square$ ) Figure 7. Mode 2. CONVST Starts a Conversion. Data is Read by RD Figure 8. Mode 2. Slow Memory Mode Timing Figure 9. ROM Mode Timing three-state until read by the MPU with the $\overline{RD}$ signal. Mode 2 can be used for operation with a shared data bus. In slow memory and ROM modes (Figures 8 and 9) $\overline{CS}$ is tied low and $\overline{CONVST}$ and $\overline{RD}$ are tied together. The MPU starts the conversion and reads the output with the combined $\overline{CONVST}$ -RD signal. Conversions are started by the MPU or DSP (no external sample clock is needed). In slow memory mode the processor applies a logic low to $\overline{RD}$ (= $\overline{CONVST}$ ), starting the conversion. $\overline{BUSY}$ goes low, forcing the processor into a wait state. The previous conversion result appears on the data outputs. When the conversion is complete, the new conversion results appear on the data outputs; $\overline{BUSY}$ goes high, releasing the processor and the processor takes $\overline{RD}$ (= $\overline{CONVST}$ ) back high and reads the new conversion data. In ROM mode, the processor takes $\overline{RD}$ (= $\overline{CONVST}$ ) low, starting a conversion and reading the previous conversion result. After the conversion is complete, the processor can read the new result and initiate another conversion. #### **DIFFERENTIAL ANALOG INPUTS** #### **Driving the Analog Inputs** The differential analog inputs of the LTC1604 are easy to drive. The inputs may be driven differentially or as a singleended input (i.e., the $A_{IN}^-$ input is grounded). The $A_{IN}^+$ and A<sub>IN</sub><sup>-</sup> inputs are sampled at the same instant. Any unwanted signal that is common mode to both inputs will be reduced by the common mode rejection of the sampleand-hold circuit. The inputs draw only one small current spike while charging the sample-and-hold capacitors at the end of conversion. During conversion the analog inputs draw only a small leakage current. If the source impedance of the driving circuit is low, then the LTC1604 inputs can be driven directly. As source impedance increases so will acquisition time (see Figure 10). For minimum acquisition time with high source impedance, a buffer amplifier should be used. The only requirement is that the amplifier driving the analog input(s) must settle after the small current spike before the next conversion Figure 10. t<sub>ACO</sub> vs Source Resistance starts (settling time must be 200ns for full throughput rate). #### **Choosing an Input Amplifier** Choosing an input amplifier is easy if a few requirements are taken into consideration. First, to limit the magnitude of the voltage spike seen by the amplifier from charging the sampling capacitor, choose an amplifier that has a low output impedance ( $<100\Omega$ ) at the closed-loop bandwidth frequency. For example, if an amplifier is used in a gain of +1 and has a unity-gain bandwidth of 50MHz, then the output impedance at 50MHz should be less than $100\Omega$ . The second requirement is that the closed-loop bandwidth must be greater than 15MHz to ensure adequate small-signal settling for full throughput rate. If slower op amps are used, more settling time can be provided by increasing the time between conversions. The best choice for an op amp to drive the LTC1604 will depend on the application. Generally applications fall into two categories: AC applications where dynamic specifications are most critical and time domain applications where DC accuracy and settling time are most critical. The following list is a summary of the op amps that are suitable for driving the LTC1604. More detailed information is available in the Linear Technology databooks, the LinearView<sup>™</sup> CD-ROM and on our web site at: www.linear-tech. com. LT $^{\circ}$ 1007: Low Noise Precision Amplifier. 2.7mA supply current, $\pm$ 5V to $\pm$ 15V supplies, gain bandwidth product 8MHz, DC applications. LT1097: Low Cost, Low Power Precision Amplifier. $300\mu$ A supply current, $\pm 5V$ to $\pm 15V$ supplies, gain bandwidth product 0.7MHz, DC applications. LT1227: 140MHz Video Current Feedback Amplifier. 10mA supply current, $\pm 5V$ to $\pm 15V$ supplies, low noise and low distortion. LT1360: 37MHz Voltage Feedback Amplifier. 3.8mA supply current, ±5V to ±15V supplies, good AC/DC specs. LT1363: 50MHz Voltage Feedback Amplifier. 6.3mA supply current, good AC/DC specs. LT1364/LT1365: Dual and Quad 50MHz Voltage Feedback Amplifiers. 6.3mA supply current per amplifier, good AC/DC specs. #### Input Filtering The noise and the distortion of the input amplifier and other circuitry must be considered since they will add to the LTC1604 noise and distortion. The small-signal bandwidth of the sample-and-hold circuit is 15MHz. Any noise or distortion products that are present at the analog inputs will be summed over this entire bandwidth. Noisy input circuitry should be filtered prior to the analog inputs to minimize noise. A simple 1-pole RC filter is sufficient for many applications. For example, Figure 11 shows a 3000pF capacitor from $A_{IN}^+$ to ground and a $100\Omega$ source resistor to limit the input bandwidth to 530kHz. The 3000pF capacitor also acts as a charge reservoir for the input sample-and-hold and isolates the ADC input from sampling glitch sensitive circuitry. High quality capacitors and resistors should be used since these components can add distortion. NPO and silver mica type dielectric capacitors have excellent linearity. Carbon surface mount resistors can also generate distortion from self heating and from damage that may occur during soldering. Metal film surface mount resistors are much less susceptible to both problems. LinearView is a trademark of Linear Technology Corporation. Figure 11. RC Input Filter #### **Input Range** The $\pm 2.5$ V input range of the LTC1604 is optimized for low noise and low distortion. Most op amps also perform well over this same range, allowing direct coupling to the analog inputs and eliminating the need for special translation circuitry. Some applications may require other input ranges. The LTC1604 differential inputs and reference circuitry can accommodate other input ranges often with little or no additional circuitry. The following sections describe the reference and input circuitry and how they affect the input range. #### Internal Reference The LTC1604 has an on-chip, temperature compensated, curvature corrected, bandgap reference that is factory trimmed to 2.500V. It is connected internally to a reference amplifier and is available at V<sub>RFF</sub> (Pin 3) (see Figure 12a). A 7.5k resistor is in series with the output so that it can be easily overdriven by an external reference or other circuitry (see Figure 12b). The reference amplifier gains the voltage at the V<sub>RFF</sub> pin by 1.75 to create the required internal reference voltage. This provides buffering between the V<sub>RFF</sub> pin and the high speed capacitive DAC. The reference amplifier compensation pin (REFCOMP, Pin 4) must be bypassed with a capacitor to ground. The reference amplifier is stable with capacitors of 22µF or greater. For the best noise performance a 47µF ceramic or 47μF tantalum in parallel with a 0.1μF ceramic is recommended. Figure 12a. LTC1604 Reference Circuit Figure 12b. Using the LT1019-2.5 as an External Reference The $V_{REF}$ pin can be driven with a DAC or other means shown in Figure 13. This is useful in applications where the peak input signal amplitude may vary. The input span of the ADC can then be adjusted to match the peak input signal, maximizing the signal-to-noise ratio. The filtering of the internal LTC1604 reference amplifier will limit the bandwidth and settling time of this circuit. A settling time of 20ms should be allowed for after a reference adjustment. #### **Differential Inputs** The LTC1604 has a unique differential sample-and-hold circuit that allows rail-to-rail inputs. The ADC will always convert the difference of $A_{IN}^+ - A_{IN}^-$ independent of the common mode voltage (see Figure 15a). The common mode rejection holds up to extremely high frequencies (see Figure 14a). The only requirement is that both inputs Figure 13. Driving V<sub>RFF</sub> with a DAC Figure 14a. CMRR vs Input Frequency can not exceed the $AV_{DD}$ or $V_{SS}$ power supply voltages. Integral nonlinearity errors (INL) and differential nonlinearity errors (DNL) are independent of the common mode voltage, however, the bipolar zero error (BZE) will vary. The change in BZE is typically less than 0.1% of the common mode voltage. Dynamic performance is also affected by the common mode voltage. THD will degrade as the inputs approach either power supply rail, from 96dB with a common mode of 0V to 86dB with a common mode of 2.5V or -2.5V. Differential inputs allow greater flexibility for accepting different input ranges. Figure 14b shows a circuit that converts a 0V to 5V analog input signal with only an additional buffer that is not in the signal path. Figure 14b. Selectable OV to 5V or $\pm 2.5$ V Input Range #### **Full-Scale and Offset Adjustment** Figure 15a shows the ideal input/output characteristics for the LTC1604. The code transitions occur midway between successive integer LSB values (i.e., -FS + 0.5LSB, -FS + 1.5LSB, -FS + 2.5LSB,... FS - 1.5LSB, FS - 0.5LSB). The output is two's complement binary with $1LSB = FS - (-FS)/65536 = 5V/65536 = 76.3\mu V$ . In applications where absolute accuracy is important, offset and full-scale errors can be adjusted to zero. Offset error must be adjusted before full-scale error. Figure 15b shows the extra components required for full-scale error adjustment. Zero offset is achieved by adjusting the offset applied to the $A_{\rm IN}^-$ input. For zero offset error apply Figure 15a. LTC1604 Transfer Characteristics Figure 15b. Offset and Full-Scale Adjust Circuit $-38\mu V$ (i.e., -0.5LSB) at $A_{IN}^+$ and adjust the offset at the $A_{IN}^-$ input until the output code flickers between 0000 0000 0000 0000 and 1111 1111 1111 1111. For full-scale adjustment, an input voltage of 2.499886V (FS/2-1.5LSBs) is applied to $A_{IN}^+$ and R2 is adjusted until the output code flickers between 0111 1111 1111 1110 and 0111 1111 1111. #### **BOARD LAYOUT AND GROUNDING** Wire wrap boards are not recommended for high resolution or high speed A/D converters. To obtain the best performance from the LTC1604, a printed circuit board with ground plane is required. Layout should ensure that digital and analog signal lines are separated as much as possible. Particular care should be taken not to run any digital track alongside an analog signal track or underneath the ADC. The analog input should be screened by AGND. An analog ground plane separate from the logic system ground should be established under and around the ADC. Pin 5 to Pin 8 (AGNDs), Pin 10 (ADC's DGND) and all other analog grounds should be connected to this single analog ground point. The REFCOMP bypass capacitor and the DV<sub>DD</sub> bypass capacitor should also be connected to this analog ground plane. No other digital grounds should be connected to this analog ground plane. Low impedance analog and digital power supply common returns are essential to low noise operation of the ADC and the foil width for these tracks should be as wide as possible. In applications where the ADC data outputs and control signals are connected to a continuously active microprocessor bus, it is possible to get errors in the conversion results. These errors are due to feedthrough from the microprocessor to the successive approximation comparator. The problem can be eliminated by forcing the microprocessor into a WAIT state during conversion or by using three-state buffers to isolate the ADC data bus. The traces connecting the pins and bypass capacitors must be kept short and should be made as wide as possible. The LTC1604 has differential inputs to minimize noise coupling. Common mode noise on the $A_{IN}^+$ and $A_{IN}^-$ leads will be rejected by the input CMRR. The $A_{IN}^-$ input can be used as a ground sense for the $A_{IN}^+$ input; the LTC1604 will hold and convert the difference voltage between $A_{IN}^+$ and $A_{IN}^-$ . The leads to $A_{IN}^+$ (Pin 1) and $A_{IN}^-$ (Pin 2) should be kept as short as possible. In applications where this is not possible, the $A_{IN}^+$ and $A_{IN}^-$ traces should be run side by side to equalize coupling. #### SUPPLY BYPASSING High quality, low series resistance ceramic, $10\mu F$ or $47\mu F$ bypass capacitors should be used at the $V_{DD}$ and REFCOMP pins as shown in Figure 16 and in the Typical Application on the first page of this data sheet. Surface mount ceramic capacitors such as Murata GRM235Y5V106Z016 provide excellent bypassing in a small board space. Alternatively, $10\mu F$ tantalum capacitors in parallel with $0.1\mu F$ ceramic capacitors can be used. Bypass capacitors must be located as close to the pins as possible. The traces connecting the pins and the bypass capacitors must be kept short and should be made as wide as possible. Figure 16. Power Supply Grounding Practice #### DC PERFORMANCE The noise of an ADC can be evaluated in two ways: signalto-noise raio (SNR) in frequency domain and histogram in time domain. The LTC1604 excels in both. Figure 18a demonstrates that the LTC1604 has an SNR of over 90dB in frequency domain. The noise in the time domain histogram is the transition noise associated with a high resolution ADC which can be measured with a fixed DC signal applied to the input of the ADC. The resulting output codes are collected over a large number of conversions. The shape of the distribution of codes will give an indication of the magnitude of the transition noise. In Figure 17 the distribution of output codes is shown for a DC input that has been digitized 4096 times. The distribution is Gaussian and the RMS code transition noise is about 0.66LSB. This corresponds to a noise level of 90.9dB relative to full scale. Adding to that the theoretical 98dB of quantization error for 16-bit ADC, the resultant corresponds to an SNR level of 90.1dB which correlates very well to the frequency domain measurements in DYNAMIC PERFORMANCE section. #### **DYNAMIC PERFORMANCE** The LTC1604 has excellent high speed sampling capability. Fast fourier transform (FFT) test techniques are used to test the ADC's frequency response, distortions and noise at the rated throughput. By applying a low distortion sine wave and analyzing the digital output using an FFT algorithm, the ADC's spectral content can be examined for frequencies outside the fundamental. Figures 18a and 18b show typical LTC1604 FFT plots. Figure 17. Histogram for 4096 Conversions Figure 18a. This FFT of the LTC1604's Conversion of a Full-Scale 5kHz Sine Wave Shows Outstanding Response with a Very Low Noise Floor When Sampling at 333ksps #### Signal-to-Noise Ratio The signal-to-noise plus distortion ratio [S/(N + D)] is the ratio between the RMS amplitude of the fundamental input frequency to the RMS amplitude of all other frequency components at the A/D output. The output is band limited to frequencies from above DC and below half the sampling frequency. Figure 18a shows a typical spectral content with a 333kHz sampling rate and a 5kHz input. The dynamic performance is excellent for input frequencies up to and beyond the Nyquist limit of 167kHz. #### **Effective Number of Bits** The effective number of bits (ENOBs) is a measurement of the resolution of an ADC and is directly related to the S/(N + D) by the equation: $$N = [S/(N + D) - 1.76]/6.02$$ where N is the effective number of bits of resolution and S/(N + D) is expressed in dB. At the maximum sampling rate of 333kHz the LTC1604 maintains above 14 bits up to the Nyquist input frequency of 167kHz (refer to Figure 19). #### **Total Harmonic Distortion** Total harmonic distortion (THD) is the ratio of the RMS sum of all harmonics of the input signal to the fundamental itself. The out-of-band harmonics alias into the frequency band between DC and half the sampling frequency. THD is expressed as: THD = $$20 \text{Log} \frac{\sqrt{V2^2 + V3^2 + V4^2 + ...Vn^2}}{V1}$$ where V1 is the RMS amplitude of the fundamental frequency and V2 through Vn are the amplitudes of the second through nth harmonics. THD vs Input Frequency is shown in Figure 20. The LTC1604 has good distortion performance up to the Nyquist frequency and beyond. Figure 18b. Even with Inputs at 100kHz, the LTC1604's Dynamic Linearity Remains Robust Figure 19. Effective Bits and Signal/(Noise + Distortion) vs Input Frequency Figure 20. Distortion vs Input Frequency #### Intermodulation Distortion If the ADC input signal consists of more than one spectral component, the ADC transfer function nonlinearity can produce intermodulation distortion (IMD) in addition to THD. IMD is the change in one sinusoidal input caused by the presence of another sinusoidal input at a different frequency. If two pure sine waves of frequencies fa and fb are applied to the ADC input, nonlinearities in the ADC transfer function can create distortion products at the sum and difference frequencies of mfa $\pm$ nfb, where m and n = 0, 1, 2, 3, Figure 21. Intermodulation Distortion Plot etc. For example, the 2nd order IMD terms include (fa - fb). If the two input sine waves are equal in magnitude, the value (in decibels) of the 2nd order IMD products can be expressed by the following formula: IMD(fa ± fb) = $$20Log \frac{Amplitude at (fa ± fb)}{Amplitude at fa}$$ #### **Peak Harmonic or Spurious Noise** The peak harmonic or spurious noise is the largest spectral component excluding the input signal and DC. This value is expressed in decibels relative to the RMS value of a full-scale input signal. #### **Full-Power and Full-Linear Bandwidth** The full-power bandwidth is that input frequency at which the amplitude of the reconstructed fundamental is reduced by 3dB for a full-scale input signal. The full-linear bandwidth is the input frequency at which the S/(N+D) has dropped to 84dB (13.66 effective bits). The LTC1604 has been designed to optimize input bandwidth, allowing the ADC to undersample input signals with frequencies above the converter's Nyquist Frequency. The noise floor stays very low at high frequencies; S/(N+D) becomes dominated by distortion at frequencies far beyond Nyquist. # PACKAGE DESCRIPTION Dimensions in inches (millimeters) unless otherwise noted. G Package 36-Lead Plastic SSOP (0.209) (LTC DWG # 05-08-1640) - \*DIMENSIONS DO NOT INCLUDE MOLD FLASH. MOLD FLASH SHALL NOT EXCEED 0.006" (0.152mm) PER SIDE - \*\*DIMENSIONS DO NOT INCLUDE INTERLEAD FLASH. INTERLEAD FLASH SHALL NOT EXCEED 0.010" (0.254mm) PER SIDE G36 SSOP 1196 # TYPICAL APPLICATION #### Using the LTC1604 and Two LTC1391s as an 8-Channel Differential 16-Bit ADC System # RELATED PARTS #### **SAMPLING ADCs** | PART NUMBER | DESCRIPTION | COMMENTS | |-------------|---------------------------------|--------------------------------------------------------| | LTC1410 | 12-Bit, 1.25Msps, ±5V ADC | 71.5dB SINAD at Nyquist, 150mW Dissipation | | LTC1415 | 12-Bit, 1.25Msps, Single 5V ADC | 55mW Power Dissipation, 72dB SINAD | | LTC1418 | 14-Bit, 200ksps, Single 5V ADC | 15mW, Serial/Para llel ±10V | | LTC1419 | Low Power 14-Bit, 800ksps ADC | True 14-Bit Linearity, 81.5dB SINAD, 150mW Dissipation | | LTC1605 | 16-Bit, 100ksps, Single 5V ADC | ±10V Inputs, 55mW, Byte or Parallel I/O | #### **DACs** | PART NUMBER | DESCRIPTION | COMMENTS | |-------------|--------------------------------------------------------|--------------------------------------------------------------------| | LTC1595 | 16-Bit Serial Multiplying I <sub>OUT</sub> DAC in SO-8 | $\pm 1$ LSB Max INL/DNL, Low Glitch, DAC8043 16-Bit Upgrade | | LTC1596 | 16-Bit Serial Multiplying I <sub>OUT</sub> DAC | $\pm 1$ LSB Max INL/DNL, Low Glitch, AD7543/DAC8143 16-Bit Upgrade | | LTC1597 | 16-Bit Parallel, Multiplying DAC | ±1LSB Max INL/DNL, Low Glitch, 4 Quadrant Resistors | | LTC1650 | 16-Bit Serial V <sub>OUT</sub> DAC | Low Power, Low Gritch, 4-Quadrant Multiplication |