## **Standard Products** # UT7Q512 512K x 8 SRAM Advanced Data Sheet June 30, 1999 ## **FEATURES** - □ 100ns (5 volt supply) maximum address access time - ☐ Asynchronous operation for compatibility with industrystandard 512K x 8 SRAMs - ☐ TTL compatible inputs and output levels, three-state bidirectional data bus - Radiation performance - Intrinsic total-dose: 30Krad(Si) - Space environment shields to >100Krad(Si) - SEL Immune >100 MeV-cm<sup>2</sup>/mg - Onset LET $< 1 \text{ MeV-cm}^2/\text{mg}$ - Memory Cell Saturated Cross Section, 7.3E-8cm<sup>2</sup> - 1.5E-7 errors/bit-day, Adams to 90% geosynchronous heavy ion - Inherent Neutron Hardness: 3.0E14n/cm<sup>2</sup> - Dose Rate - Upset 1.0E9 rad(Si)/sec - Latchup >1.0E11 rad(Si)/sec - □ Packaging options: - 32-lead ceramic flatpack - ☐ Standard Microcircuit Drawing pending - OML compliant part ## INTRODUCTION The UT7Q512 is a high-performance CMOS static RAM organized as 524,288 words by 8 bits. Easy memory expansion is provided by an active LOW Chip Enable $(\overline{E1})$ , an active LOW Output Enable $(\overline{G})$ , and three-state drivers. This device has a power-down feature that reduces power consumption by more than 90% when deselected. Writing to the device is accomplished by taking the Chip Enable One $(\overline{E1})$ input LOW and the Write Enable $(\overline{W})$ input LOW. Data on the eight I/O pins $(DQ_0)$ through $DQ_7$ is then written into the location specified on the address pins $(A_0)$ through $A_{18}$ . Reading from the device is accomplished by taking Chip Enable One $(\overline{E1})$ and Output Enable $(\overline{G})$ LOW while forcing Write Enable $(\overline{W})$ HIGH. Under these conditions, the contents of the memory location specified by the address pins will appear on the eight I/O pins. The eight input/output pins ( $DQ_0$ through $DQ_7$ ) are placed in a high impedance state when the device is deselected ( $\overline{E1}$ , HIGH), the outputs are disabled ( $\overline{G}$ HIGH), or during a write operation ( $\overline{E1}$ LOW and $\overline{W}$ LOW). Figure 1. UT7Q512 SRAM Block Diagram Figure 2. 100ns SRAM Pinout (32) #### **PIN NAMES** | A(18:0) | Address | |-------------------------|-------------------| | DQ(7:0) | Data Input/Output | | E1 | Chip Enable | | $\overline{\mathbf{W}}$ | Write Enable | | G | Output Enable | | $V_{ m DD}$ | Power | | $V_{SS}$ | Ground | ### **DEVICE OPERATION** The UT7Q512 has three control inputs called Enable 1 ( $\overline{E1}$ ), Write Enable ( $\overline{W}$ ), and Output Enable ( $\overline{G}$ ); 19 address inputs, A(18:0); and eight bidirectional data lines, DQ(7:0). The $\overline{E1}$ Device Enable controls device selection, active, and standby modes. Asserting $\overline{E1}$ enables the device, causes $I_{DD}$ to rise to its active value, and decodes the 19 address inputs to select one of 524,288 words in the memory. $\overline{W}$ controls read and write operations. During a read cycle, $\overline{G}$ must be asserted to enable the outputs. Table 1. Device Operation Truth Table | G | $\overline{\mathrm{w}}$ | <u>E1</u> | I/O Mode | Mode | |---|-------------------------|-----------|----------|-------------------| | X | X | 1 | 3-state | Standby | | X | 0 | 0 | Data in | Write | | 1 | 1 | 0 | 3-state | Read <sup>2</sup> | | 0 | 1 | 0 | Data out | Read | #### Notes - 1. "X" is defined as a "don't care" condition. - 2. Device active; outputs disabled. ## **READ CYCLE** A combination of $\overline{W}$ greater than $V_{IH}(min)$ , $\overline{G}$ and $\overline{E1}$ less than $V_{IL}$ (max) defines a read cycle. Read access time is measured from the latter of Device Enable, Output Enable, or valid address to valid data output. SRAM read Cycle 1, the Address Access in figure 3a, is initiated by a change in address inputs while the chip is enabled with $\overline{G}$ asserted and $\overline{W}$ deasserted. Valid data appears on data outputs DQ(7:0) after the specified $t_{AVQV}$ is satisfied. Outputs remain active throughout the entire cycle. As long as Device Enable and Output Enable are active, the address inputs may change at a rate equal to the minimum read cycle time $(t_{AVAV})$ . SRAM read Cycle 2, the Chip Enable-Controlled Access in figure 3b, is initiated by $\overline{E1}$ going active while $\overline{G}$ remains asserted, $\overline{W}$ remains deasserted, and the addresses remain stable for the entire cycle. After the specified $t_{ETQV}$ is satisfied, the eight-bit word addressed by A(18:0) is accessed and appears at the data outputs DO(7:0). SRAM read Cycle 3, the Output Enable-Controlled Access in figure 3c, is initiated by $\overline{G}$ going active while $\overline{E1}$ is asserted, $\overline{W}$ is deasserted, and the addresses are stable. Read access time is $t_{GLOV}$ unless $t_{AVOV}$ or $t_{ETOV}$ have not been satisfied. ### WRITE CYCLE A combination of $\overline{W}$ less than $V_{IL}(max)$ and $\overline{E1}$ less than $V_{IL}(max)$ defines a write cycle. The state of $\overline{G}$ is a "don't care" for a write cycle. The outputs are placed in the high-impedance state when either $\overline{G}$ is greater than $V_{IH}(min)$ , or when $\overline{W}$ is less than $V_{IL}(max)$ . Write Cycle 1, the Write Enable-Controlled Access in figure 4a, is defined by a write terminated by $\overline{W}$ going high, with $\overline{E1}$ still active. The write pulse width is defined by $t_{WLWH}$ when the write is initiated by $\overline{W}$ , and by $t_{ETWH}$ when the write is initiated by $\overline{E1}$ . Unless the outputs have been previously placed in the high-impedance state by $\overline{G}$ , the user must wait $t_{WLQZ}$ before applying data to the nine bidirectional pins DQ(7:0) to avoid bus contention. Write Cycle 2, the Chip Enable-Controlled Access in figure 4b, is defined by a write terminated by the latter of $\overline{E1}$ going inactive. The write pulse width is defined by $t_{WLEF}$ when the write is initiated by $\overline{W}$ , and by $t_{ETEF}$ when the write is initiated by the $\overline{E1}$ going active. For the $\overline{W}$ initiated write, unless the outputs have been previously placed in the high-impedance state by $\overline{G}$ , the user must wait $t_{WLQZ}$ before applying data to the eight bidirectional pins DQ(7:0) to avoid bus contention. ### **RADIATION HARDNESS** Table 2. Radiation Hardness Design Specifications<sup>1</sup> | Total Dose | 30K | rad(Si) | |--------------------------------------|--------|----------------| | Heavy Ion<br>Error Rate <sup>2</sup> | 1.5E-7 | Errors/Bit-Day | #### Notes: - The SRAM will not latchup during radiation exposure under recommended operating conditions. - 2. 10% worst case particle environment, Geosynchronous orbit, 0.025 mils of ## ABSOLUTE MAXIMUM RATINGS $^1$ (Referenced to V<sub>SS</sub>) | SYMBOL | PARAMETER | LIMITS | |------------------|---------------------------------------------------|---------------| | $V_{ m DD}$ | DC supply voltage | -0.5 to 7.0V | | $V_{I/O}$ | Voltage on any pin | -0.5 to 7.0V | | $T_{ m STG}$ | Storage temperature | -65 to +150°C | | $P_{\mathrm{D}}$ | Maximum power dissipation | 1.0W | | $T_{ m J}$ | Maximum junction temperature <sup>2</sup> | +150°C | | $\Theta_{ m JC}$ | Thermal resistance, junction-to-case <sup>3</sup> | 10°C/W | | $I_{\mathrm{I}}$ | DC input current | ±10 mA | ### Notes: ## RECOMMENDED OPERATING CONDITIONS | SYMBOL | PARAMETER | LIMITS | |------------------|-------------------------|-----------------------| | $V_{ m DD}$ | Positive supply voltage | 4.5 to 5.5V | | $T_{\mathrm{C}}$ | Case temperature range | -55 to +125°C | | $V_{ m IN}$ | DC input voltage | 0V to V <sub>DD</sub> | Stresses outside the listed absolute maximum ratings may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond limits indicated in the operational sections of this specification is not recommended. Exposure to absolute maximum rating conditions for extended periods may affect device reliability and performance. Maximum junction temperature may be increased to +175°C during burn-in and steady-static life. Test per MIL-STD-883, Method 1012. ## DC ELECTRICAL CHARACTERISTICS (Pre/Post-Radiation)\* $(V_{DD} = 5.0V \pm 10\%) (-55^{\circ}C \text{ to } +125^{\circ}C)$ | SYMBOL | PARAMETER | CONDITION | MIN | MAX | UNIT | |---------------------------------|------------------------------------|----------------------------------------------------------------------------------------------------|-----|-----|------| | $ m V_{IH}$ | High-level input voltage | | 2.2 | | V | | $V_{ m IL}$ | Low-level input voltage | | | .8 | V | | $V_{\mathrm{OL}}$ | Low-level output voltage | $I_{OL} = 2.1 \text{mA}, V_{DD} = 4.5 \text{V}$ | | 0.4 | V | | V <sub>OH</sub> | High-level output voltage | $I_{OH} = -1 \text{mA}, V_{DD} = 4.5 \text{V}$ | 2.4 | | V | | $C_{\rm IN}^{-1}$ | Input capacitance | f = 1MHz @ 0V | | 10 | pF | | ${\rm C_{IO}}^1$ | Bidirectional I/O capacitance | f = 1MHz @ 0V | | 10 | pF | | $I_{IN}$ | Input leakage current | $V_{\rm IN} = V_{\rm DD}$ and $V_{\rm SS}$ | -2 | 2 | μΑ | | $I_{OZ}$ | Three-state output leakage current | $V_{O} = V_{DD}$ and $V_{SS}$<br>$V_{DD} = V_{DD}$ (max)<br>$\overline{G} = V_{DD}$ (max) | -2 | 2 | μА | | I <sub>OS</sub> <sup>2, 3</sup> | Short-circuit output current | $V_{DD} = V_{DD} \text{ (max)}, V_{O} = V_{DD}$ $V_{DD} = V_{DD} \text{ (max)}, V_{O} = 0V$ | -80 | 80 | mA | | I <sub>DD</sub> (OP) | Supply current operating @ 1MHz | Inputs: $V_{IL} = V_{SS} + 0.2V$ , $V_{IH} = V_{DD2} + 0.2V$ $I_{OUT} = 0$ $V_{DD} = V_{DD}$ (max) | | 80 | mA | | I <sub>DD1</sub> (OP) | Supply current operating | | | 100 | mA | | ${\rm I_{DD2}(SB)}^4$ | Supply current standby | | | 1 | mA | <sup>\*</sup> Post-radiation performance guaranteed at 25°C per MIL-STD-883 Method 1019 at 3.0E4 rad(Si). 1. Measured only for initial qualification and after process or design changes that could affect input/output capacitance. <sup>2.</sup> Supplied as a design limit but not guaranteed or tested. 3. Not more than one output may be shorted at a time for maximum duration of one second. 4. $V_{IH} = 5.5V$ , $V_{IL} = 0V$ . ## AC CHARACTERISTICS READ CYCLE (Pre/Post-Radiation)\* $(V_{DD} = 5.0V \pm 10\%) (-55^{\circ}C \text{ to } +125^{\circ}C)$ | SYMBOL | PARAMETER | 7Q512-100<br>5.0V | | UNIT | |----------------------------------|---------------------------------------------------|-------------------|-----|------| | | | MIN | MAX | | | t <sub>AVAV</sub> 1 | Read cycle time | 100 | | ns | | t <sub>AVQV</sub> | Read access time | | 100 | ns | | t <sub>AXQX</sub> <sup>2</sup> | Output hold time | 10 | | ns | | t <sub>GLQX</sub> <sup>2</sup> | G-controlled Output Enable time | 5 | | ns | | t <sub>GLQV</sub> | G-controlled Output Enable time (Read Cycle 3) | | 50 | ns | | t <sub>GHQZ</sub> <sup>2</sup> | G-controlled output three-state time | | 30 | ns | | t <sub>ETQX</sub> <sup>2,3</sup> | E-controlled Output Enable time | 10 | | ns | | t <sub>ETQV</sub> <sup>3</sup> | E-controlled access time | | 100 | ns | | t <sub>EFQZ</sub> <sup>1,4</sup> | E-controlled output three-state time <sup>2</sup> | | 30 | ns | Notes: \* Post-radiation performance guaranteed at 25°C per MIL-STD-883 Method 1019. 1. Functional test. 2. Three-state is defined as a 500mV change from steady-state output voltage. 3. The ET (enable true) notation refers to the falling edge of EI. SEU immunity does not affect the read parameters. 4. The EF (enable false) notation refers to the rising edge of EI. SEU immunity does not affect the read parameters. Figure 3a. SRAM Read Cycle 1: Address Access $$\begin{split} & \text{Assumptions:} \\ & 1. \ \overline{G} \leq V_{IL} \ (\text{max}) \ \text{and} \ \overline{W} \geq V_{IH} \ (\text{min}) \end{split}$$ Figure 3b. SRAM Read Cycle 2: Chip Enable - Controlled Access Figure 3c. SRAM Read Cycle 3: Output Enable - Controlled Access ## AC CHARACTERISTICS WRITE CYCLE (Pre/Post-Radiation)\* $(V_{\rm DD} = 5.0V \pm 10\%) (-55^{\circ}\text{C to} + 125^{\circ}\text{C})$ | SYMBOL | PARAMETER | PARAMETER 7Q512-100 5V | | UNIT | |--------------------------------|-------------------------------------------------------------------------|------------------------|-----|------| | | | MIN | MAX | | | t <sub>AVAV</sub> 1 | Write cycle time | 100 | | ns | | t <sub>ETWH</sub> | Device Enable to end of write | 80 | | ns | | t <sub>AVET</sub> | Address setup time for write ( $\overline{\overline{E1}}$ - controlled) | 0 | | ns | | t <sub>AVWL</sub> | Address setup time for write $(\overline{\overline{W}}$ - controlled) | 0 | | ns | | t <sub>WLWH</sub> | Write pulse width | 60 | | ns | | t <sub>WHAX</sub> | Address hold time for write ( $\overline{W}$ - controlled) | 0 | | ns | | t <sub>EFAX</sub> | Address hold time for Device Enable ( $\overline{E1}$ - controlled) | 0 | | ns | | $t_{\mathrm{WLQZ}}^{2}$ | W - controlled three-state time | | 30 | ns | | t <sub>WHQX</sub> <sup>2</sup> | W - controlled Output Enable time | 5 | | ns | | t <sub>ETEF</sub> | Device Enable pulse width (E1 - controlled) | 80 | | ns | | $t_{\mathrm{DVWH}}$ | Data setup time | 40 | | ns | | t <sub>WHDX</sub> | Data hold time | 0 | | ns | | t <sub>WLEF</sub> | Device Enable controlled write pulse width | 80 | | ns | | t <sub>DVEF</sub> | Data setup time | 40 | | ns | | t <sub>EFDX</sub> | Data hold time | 0 | | ns | | t <sub>AVWH</sub> | Address valid to end of write | 50 | | ns | | $t_{\mathrm{WHWL}}^{-1}$ | Write disable time | 5 | | ns | - Notes: \* Post-radiation performance guaranteed at 25°C per MIL-STD-883 Method 1019. 1. Functional test performed with outputs disabled ( $\overline{G}$ high). 2. Three-state is defined as 500mV change from steady-state output voltage. Figure 4a. SRAM Write Cycle 1: Write Enable - Controlled Access Figure 4b. SRAM Write Cycle 2: Chip Enable - Controlled Access Assumptions & Notes: $1. \overline{G} \leq V_{IL} \ (max). \ If \ \overline{G} \geq V_{IH} \ (min) \ then \ Q(7:0) \ will be in three-state for the entire cycle.$ <sup>2.</sup> Either $\overline{E1}$ scenario above can occur. $<sup>3\</sup>overline{.}$ $\overline{G}$ high for $t_{AVAV}$ cycle. Figure 5. Low $V_{\rm DD}$ Data Retention Waveform (100ns) ## DATA RETENTION CHARACTERISTICS (Pre-Radiation) $(T_C = 25^{\circ}C, V_{DD} = 4.5V, 1 \text{ Sec DR Pulse})$ | SYMBOL | PARAMETER | MINIMUM | MAXIMUM | UNIT | |-------------------------------|--------------------------------------|-------------------|---------|------| | $V_{\mathrm{DR}}$ | V <sub>DD</sub> for data retention | 2.5 | | V | | I <sub>DDR</sub> <sup>1</sup> | Data retention current | | .4 | mA | | t <sub>EFR</sub> <sup>1</sup> | Chip deselect to data retention time | 0 | | ns | | $t_R^{-1}$ | Operation recovery time | t <sub>AVAV</sub> | | ns | Notes: 1. $\overline{E1}$ = $V_{SS}$ , all other inputs = $V_{DR}$ or $V_{SS}$ . - 1. 50pF including scope probe and test socket. - 2. Measurement of data output occurs at the low to high or high to low transition mid-point (i.e., CMOS input = $V_{DD}/2$ ). Figure 6. AC Test Loads and Input Waveforms ## **PACKAGING** - 0.498 0.370 0.930 0.488 0.050 0.045 -08 36 0.350 0.090 0.015 0.004 0.472 BSC 0.270 0.026 - 1. All exposed metalized areas are gold plated over electroplated nickel per MIL-PRF-38535. - 2. The lid is electrically connected to $V_{SS}$ . - 3. Lead finishes are in accordance to MIL-PRF-38535. - 4\(\text{Lead position and coplanarity are not measured.}\) - △SID mark is vendor option. - With solder increase maximum by 0.003". Figure 7. 32-pin Ceramic FLATPACK ## ORDERING INFORMATION ## 512K SRAM: - Lead finish (A,C, or X) must be specified. If an "X" is specified when ordering, then the part marking will match the lead finish and will be either "A" (solder) or "C" (gold).