# Am27S85/27S85A 16,384-Bit (4096x4) Registered PROM with SSR™ Diagnostics Capability #### DISTINCTIVE CHARACTERISTICS - On-chip diagnostic shift register for serial observability and controllability of the output register - User-programmable for Asynchronous Enable, Synchronous Enable, Asynchronous Initialize, or Synchronous Initialize - Slim, 24-pin, 300-mil lateral center package occupies approximately 1/3 the board space required by standard discrete PROM and registers. - Consumes approximately 1/2 the power of separate PROM/register combination for improved system reliability. - Platinum-Silicide fuses guarantee high reliability, fast programming and exceptionally high programming yields (typ. > 98%). - Increased drive capability, 24 mA IOL # **GENERAL DESCRIPTION** This device contains a 4-bit parallel data register in the array-to-output path intended for normal registered data operations. In parallel with the output data registers another 4-bit register with shifting capability, called a shadow register. As the name implies, the shadow register is intended to operate in the background of the normal output data register. This shadow register can be used in a systematic way to control and observe the output data register to exercise desired system functions during a diagnostic test mode. To offer the system designer maximum flexibility, this device contains a single programmable multi-functional input (G/GS/I/IS). The unprogrammed state of this pin operates an Asynchronous Enable (G) input. An architecture word permits the programming of the functionality of this pin to Synchronous Enable (GS), Asynchronous Initialize (I), or Synchronous Initialize (IS). #### **BLOCK DIAGRAM** Publication # Ray. Amendment 05273 E /0 Issue Date: January 1989 5-157 # PRODUCT SELECTOR GUIDE | Part Number | Am27 | S85A | Am27\$85 | | | |--------------------------|-------|-------|----------|-------|--| | Address Setup Time | 27 ns | 30 ns | 35 ns | 40 ns | | | Clock-to-Output<br>Delay | 12 ns | 17 ns | 15 ns | 20 ns | | | Operatinge Range | c · | М | С | M | | #### CONNECTION DIAGRAMS # **Top View** - \*Also available in a 24-pin Flatpack. Pinout identical to DIPs. - \*\*Also available in a 28-pin Square PLCC. Pinout identical to LCC. Note: Pin 1 is marked for orientation. # LOGIC SYMBOL Am27S85/27S85A #### **ORDERING INFORMATION** #### Standard Products AMD products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of: a. Device Number - b. Speed Option (if applicable) - c. Package Type - d. Temperature Range - e. Optional Processing | Valid Co | mbinations | |----------|-------------------| | AM27S85 | PC, PCB, DC, DCB, | | AM27S85A | LC, LCB, JC, JCB | #### **Valid Combinations** Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations, to check on newly released valid combinations, and to obtain additional data on AMD's standard military grade products. # MILITARY ORDERING INFORMATION #### **APL Products** AMD products for Aerospace and Defense applications are available in several packages and operating ranges. APL (Approved Products List) products are fully compliant with MIL-STD-883C requirements. The order number (Valid Combination) for APL products is formed by a combination of: a. Device Number - b. Speed Option (if applicable) - c. Device Class - d. Package Type - e. Lead Finish | Valid Co | mbinations | |----------|-------------------| | AM27S85 | /BKA, /BLA, /B3A | | AM27S85A | 75KA, 75EA, 7567. | #### **Valid Combinations** Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations or to check for newly released valid combinations. #### **Group A Tests** Group A tests consist of Subgroups 1, 2, 3, 7, 8, 9, 10, 11. #### MILITARY BURN-IN Military burn-in is in accordance with the current revision of MIL-STD-883, Test Method 1015, Conditions A through E. Test conditions are selected at AMD's option. #### PIN DESCRIPTION #### A<sub>0</sub> - A<sub>11</sub> Address inputs The 12-bit field presented at the address inputs selects one of 4096 memory locatios to be read from. #### PK Pipeline Clock (Input) The pipeline clock is used to load data into the parallel registers. The data source may be the memory array, the shadow register, or the initialize word if programmed for synchronous initialize architecture. Transfer occurs on the LOW-to-HIGH transition of PK. #### DQ<sub>0</sub> - DQ<sub>3</sub> Data I/O Port Parallel data output from the pipeline register or parallel data input to the shadow register. #### M Mode (Input) Control input which controls the source data for both sets of registers. MODE inputs is LOW in the normal mode of operation. The PROM array is the input source for the output data registers. The shadow register is in the shift mode (SD $\rightarrow$ S0 $\rightarrow$ S1 $\rightarrow$ S2 $\rightarrow$ S3/SQ). MODE input HIGH allows transfer of data for diagnostic testing. Shadow register data may be loaded into the output register or output data bus information may be loaded into the shadow register. #### DK Diagnostic Clock (Input) The diagnostic clock is used to load or shift the data into the shadow register. Transfer occurs on the LOW-to-HIGH transition of DK. #### SD Serial Data input This pin performs two functions depending on the state of the MODE input. If M is LOW, the SD pin is the data transfer pin for serial data (SD→S<sub>0</sub>). If the M input is HIGH, the SD pin operates as a control pin where SD asserted LOW permits output data to be loaded into the shadow register on the next LOW-toHIGH transition of DK. SD asserted HIGH represents a NO-OP function on this device. #### SQ Serial Data Output This pin operates as a transfer pin for serial data. When M input is LOW, $SQ = S_3$ . When M is HIGH and SD operates as a control pin, the SQ pin operates as a pass through of SD control. SQ is an active totem-pole output. #### V<sub>CC</sub> Device Power Supply Pin The most positive of the logic power supply pins. #### GND Device Power Supply Pin The most negative of the logic power supply pins. This device contains a two bit architecture word which, according to programming, will provide the following functions: #### G/GS/I/IS Asynchronous/Synchronous Output Enable/ Asynchronous/Synchronous Initialize With the architecture word unprogrammed this pin operates as an Asynchronous Output Enable (G) and provides direct control of the DQ output three-state drivers independent of PK. With proper programming of the architecture word this pin will function as a Synchronous Output Enable (GS) which will control the state of the DQ output three-state drivers in conjunction with PK. This is useful where more than one registered PROM is bussed together for word depth expansion. In this case, the enable becomes the most significant address bit and, as such, must be synchronized with the data. The architecture word may also be programmed so that this pin will functions as an Asynchronous initialize (I) which is a control pin used to initialize the output data registers from a programmable word independent of PK. This can be used to generate any arbitrary microinstruction for system interrupt or reset. When the architecture word is properly programmed this pin will function as a Synchronous Initialize (iS) which will initialize the output data registers from a programmable word in conjunction with PK. This can be used for a system interrupt or reset which must be synchronized with PK. #### MODE SELECT TABLE Data transfers into the shadow register occur on the LOW-to-HIGH transition of DK. M (MODE) and SD determine what data source will be loaded. The pipeline register is loaded on the LOW-to-HIGH transition of PK. M (MODE) selects whether the data source is the PROM Array or the shadow register output. Because of the independence of the clock inputs, data can be shifted in the shadow register via DK and loaded into the pipeline register from the data input via PK as long as no set up or hold times are violated. | | Inputs Outputs | | | | | | | | |----|----------------|--------------|----------|-----|----------------|----------------------------------------------------------|---------------------------------|------------------------------------------------------------------------------------------| | SD | м | DK | PK | īS* | sq | Shadow<br>Register | Pipeline<br>Register | Operation | | х | L | 1 | - | × | S <sub>3</sub> | S <sub>n</sub> → S <sub>n-1</sub><br>S <sub>o ←</sub> SD | NA | Serial Shift; SD - S <sub>0</sub> - S <sub>1</sub> - S <sub>2</sub> - S <sub>3</sub> /SQ | | х | L | _ | 1 | н | S <sub>3</sub> | NA | Qn ARRAY<br>DATA | Normal Load Pipeline Register from PROM | | х | L | - | 1 | L | S <sub>3</sub> | NA | Qn ← INIT<br>DATA | Synchronous Initialize Pipeline Register* | | 1 | Н | <u> </u> | | х | SD | S <sub>n</sub> – Q <sub>n</sub> | NA | Load Shadow Register from Outputs (DQ0 - DQ3) | | X | Н | <del> </del> | <u> </u> | × | SD | NA | Q <sub>n</sub> – S <sub>n</sub> | Load Pipeline Register from Shadow Register | | H | Н | 1 | - | X | SD | Hold | NA | No-Op; Hold Shadow Register | #### MODE SELECT TABLE DEFINITIONS 1 = LOW-to-HIGH transition | IN | 201 | 17 | | |----|-----|----|--| | | | | | #### OUTPUTS H = HIGH L = LOW X = Don't Care - = Steady State LOW or HIGH or HIGH-to-LOW transition SQ = Serial Data Output $S_3$ - $S_0$ = Shadow Register Outputs (internal to devices) $Q_3$ - $Q_0$ = Pipeline Register Outputs NA = NOT applicable: Output is not a function of the specified input combinations <sup>\*</sup>Applies only if the architecture word has been programmed for Synchronous Initialize operation. #### **APPLICATIONS** ### Applying Serial Shadow Register (SSR) Diagnostics in Bipolar Microcomputers #### **Diagnostics** A diagnostics capability provides the necessary functionality as well as a systematic method for detecting and pin-pointing hardware related failures in a system. This capability must be able to both *observe* intermediate test points and *control* intermediate signals – address, data, control, and status – to exercise all portions of the system under test. These two capabilities, observability and controllability, provide the ability to establish a desired set of input conditions and state register values, sample the necessary outputs and determine whether the system is functioning correctly. # **Testing Combinational and Sequential Networks** The problem of testing a combinational logic network is well understood. Sets of input signals (test vectors) are applied to the network and the network outputs are compared to the set of computed outputs (result vectors). In some cases sets of test vectors and result vectors can be generated in a computer-aided environment, minimizing engineering effort. Additionally, fault coverage analysis can be automated to provide a measure of how efficient a set of test vectors is at pin-pointing hardware failures. For example, a popular measure of fault coverage computes the percentage of stuck-atones (nodes with outputs always HIGH) and stuck-at-zeros (nodes with outputs always LOW) a given set of test vectors will discover. AF000181 Figure 1. A sequential network (Figure 1) is much more difficult to test systematically. The outputs of a sequential network depend not only on the present inputs but also on the internal state of the network. Initializing the internal state register to the value necessary to test a given set of inputs is difficult at best and not easily automated. Additionally, observing the internal state of a sequential network can be very difficult and time consuming if the state information is not directly available. For example, consider the problem of determining the value of an internal 16-bit counter if only a carry-out signal is available. The counter must be clocked until it reaches the carry-out state and the starting value computed. Up to 65,535 clock cycles may be necessary! An easier method must exist. Serial Shadow Register diagnostics provides this method. #### Serial Shadow Register Diagnostics Serial Shadow Register diagnostics provides sufficient observability and controllability to turn any sequential network into a combinational network. This is accomplished by providing the means to both initialize (control) and sample (observe) the state elements of a sequential network. Figure 2 shows the method by which Serial Shadow Register diagnostics accomplishes these two functions. Figure 2. Serial Shadow Register diagnostics utilizes an extra multiplexer on the input of each state register and a duplicate or shadow of each state flip/flop in an additional register. The shadow register can be loaded serially via the serial data input (thus the name Serial Shadow Register diagnostics) for controllability. Once the desired state information is loaded into the serial register it can be transferred into the internal state register by selecting the multiplexer and clocking the state register with PK. This allows any internal state to be set to a desired state in a simple, quick, and systematic manner. Internal state information can be sampled by loading the serial register from the state register outputs. This state information can then be shifted out via the serial data output to provide observability. Notice that the serial data inputs and outputs can be cascaded to make long chains of state information available on a minimum number of connections. In effect, Serial Shadow Register diagnostics breaks the normal feedback path of the sequential network and establishes a logical path with which inputs can be defined and outputs sampled. This means that those techniques which have been developed to test combinational networks can be applied to any sequential network in which Serial Shadow Register diagnostics is utilized. # ABSOLUTE MAXIMUM RATINGS | Storage Temperature65 to +150°C | |----------------------------------------------| | Ambient Temparature with | | Power Applied55 to +125°C | | Supply Voltage0.5 V to +7.0 V | | DC Voltage Applied to Outputs | | (Except During Programming)0.5 to VCC Max. | | DC Voltage Applied to Outputs | | During Programming21 V | | Output Current into Outputs During | | Programming (Max. Duration of 1 sec.) 250 mA | | DC Input Voltage0.5 V to +5.5 V | | DC Input Current30 mA to +5 mA | Stresses above those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to absolute maximum ratings for extended periods may affect device reliability. # **OPERATING RANGES** | Commercial (C) Devices<br>Ambient Temperature<br>Supply Voltage (V <sub>CC</sub> ) | (T <sub>A</sub> ) 0 to +75°C<br>+4.75 V to +5.25 V | |------------------------------------------------------------------------------------|----------------------------------------------------| | Military (M) Devices* Case Temperature (To Supply Voltage (Vcc) | c)55 to +125°C<br>+4.5 V to +5.5 V | Operating ranges define those limits between which the functionality and parameters of the device are guaranteed. \*Military product 100% tested at T<sub>C</sub> = +25°C, +125°C, and -55°C. # DC CHARACTERISTICS over operating ranges unless otherwise specified (for APL Products, Group A, Subgroups 1, 2, 3 are tested unless otherwise noted) | Parameter<br>Symbol | Parameter<br>Description | Test Con | ditions | | Min. | Тур. | Max. | Unit | |---------------------|------------------------------|--------------------------------------------------|---------------------------------------------|------------------------------------|---------|----------|------|--------------| | VIH | Input Voltage HIGH | Guarantee Input HIGH Voltage (No | te 1) | | 2.0 | | | _ v | | VIL | Input Voltage LOW | Guarantee Input LOW Voltage (Not | e 1) | | ļ | | 0.8 | V | | VI | Input Clamp Voltage | V <sub>CC</sub> = Min., I <sub>IN</sub> = -18 mA | | | L | | -1.2 | V | | | | V <sub>CC</sub> = Min. | I <sub>OH</sub> (DQ <sub>0</sub> | $-DQ_3$ = -2 mA | 2.4 | 1 | | l v | | Vон | Output Voltage (HIGH) | VIN = VIH or VIL | IOH (SQ) | = -0.5 mA | 2.4 | L | | | | | | V <sub>CC</sub> = Min. | COM'L Id<br>(DQ <sub>0</sub> – D | OL<br>Q <sub>3</sub> ) = 24 mA | | | 0.5 | , | | VOL | Output Voltage (LOW) | VIN = VIH or VIL | MIL I <sub>OL</sub><br>(DQ <sub>0</sub> - D | Q <sub>3</sub> ) = 18 mA | | | 0.3 | • | | | | | IOL (SQ) | = 4 mA | | ļ | | L | | | | | V <sub>IN</sub> = 2.7 V | | | ļ | 25 | u/ | | hн | Input Current (HIGH) | V <sub>CC</sub> = Max. | $V_{1N} = 5.5$ | V <sub>IN</sub> = 5.5 V | | | 40 | Ļ | | lu | Input Current (LOW) | V <sub>CC</sub> = Max., V <sub>IN</sub> = 0.40 V | | | L | | -250 | μ | | 111 | | V <sub>CC</sub> = Max. | DQ <sub>0</sub> - DQ <sub>3</sub> | | -20 | | - 90 | _ m | | Isc | Output Short-Circuit Current | VOUT = 0 V (Note 2) | SQ | | -10 | | - 85 | <del> </del> | | | | V <sub>CC</sub> = Max. | Vout = \ | V <sub>OUT</sub> = V <sub>CC</sub> | | <u></u> | 50 | <u>بر</u> إ | | CEX | Output Leakage Current | VG/GS = 2.4 V (Note 3) | Vout = 0 | ).4 V | | <u> </u> | -150 | 1 | | | | | | T <sub>A</sub> = 0°C | <u></u> | <u> </u> | 185 | _ | | | | | COM'L | T <sub>A</sub> = 25°C | | | 175 | | | | | V <sub>CC</sub> = Max., All inputs = 0.0 V | - 1 | T <sub>A</sub> = 75°C | | | 165 | l m | | loc | Power Supply Current | (Note 4) | | T <sub>C</sub> = -55°C | | | 195 | ] ‴ | | | | ŀ | MIL | T <sub>C</sub> = 25°C | | | 180 | 1 | | | | | T <sub>C</sub> = 125°C | | | | 155 | | | CiN | Input Capacitance | VCC = 5.0 V, TA = 25°C | | | | 5 | | ۹ ا | | COUT | Output Capacitance | VIN/VOUT = 2.0 V @ f = 1 MHz (F | Note 5) | | | 12 | J | L | Notes: 1. V<sub>IL</sub> and V<sub>IH</sub> are input conditions of output tests and are not themselves directly tested. V<sub>IL</sub> and V<sub>IH</sub> are absolute voltages with respect to device ground and include all overshoots due to system and/or tester noise. Do not attempt to test these values without suitable equipment. 2. Only one output should be shorted at a time. Duration of the short circuit should not be more than one second. 3. For devices using the synchronous enable, the device must be clocked after applying these voltages to perform this Headsurginism. 4. ICC limits at temperature extremes are guaranteed by correlation to 25°C test limits. 5. These parameters are not 100% tested, but are evaluated at initial characterization and at any time the design is modified where capacitance may be affected. ### SWITCHING CHARACTERISTICS over operating ranges unless otherwise specified (for APL Products, Group A, Subgroups 9, 10, 11 are tested unless otherwise noted\*) (Note 1) | | | | | Am2 | 7S85A | | Am27\$85 | | | | | |-----|-------------------------|------------------------------------------------------------------------------------------|-------|------|-------|------|----------|------|------|------|------| | | | | COM'L | | MIL | | COM'L | | MIL | | | | No. | Parameter<br>No. Symbol | Parameter<br>Description | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | 1 | TAVPKH | Address to PK HIGH Setup Time | 27 | | 30 | | 35 | | 40 | | กร | | 2 | TPKHAX | Address to PK HIGH Hold Time | 0 | | 0 | | 0 | | 0 | | ns | | 3 | TPKHDQV1 | Delay from PK HIGH to Output Valid, for initially active outputs (HIGH) or LOW) (Note 7) | 4 | 12 | 4 | 17 | 4 | 15 | 4 | 20 | ns | | 4 | TPKHPKL<br>TPKLPKH | PK Pulse Width (HIGH or LOW) | 15 | | 20 | | 20 | | 20 | | ns | | 5 | TGLDQV | Asynchronous Output Enable LOW to Output Valid (HIGH or LOW) (Note 3) | | 22 | | 25 | | 25 | | 30 | пѕ | | 6 | TGHDQZ | Asynchronous Output Enable HIGH to Output High Z (Note 3) | | 17 | | 22 | | 20 | | 25 | ns | | 7 | TGSVPKH | GS to PK HIGH Setup Time (Note 4) | 12 | | 12 | | 15 | | 15 | | ns | | 8 | TPKHGSX | GS to PK HIGH Hold Time (Note 4) | 0 | | 0 | | 0 | | 0 | | ns | | 9 | TPKHDQV2 | Delay from PK HIGH to Output Valid, for initially<br>High Z outputs (Note 4) | | 17 | | 22 | | 20 | | 25 | ns | | 10 | TPKHDQZ | Delay from PK HIGH to Output High Z<br>(Notes 2 & 4) | | 17 | | 22 | | 20 | | 25 | ns | | 11 | TILDQV | Delay from Î LOW to Output Valid (HIGH or LOW) (Note 5) | | 25 | | 30 | | 30 | | 35 | пş | | 12 | ТІНРКН | Asynchronous i Recovery to PK (HIGH) (Note 5) | 20 | | 25 | | 25 | | 30 | | ns | | 13 | TILIH | Asynchronous I Pulse Width (LOW) (Note 5) | 20 | | 20 | | 25 | | 25 | | ns | | 14 | TISVPKH | IS to PK HIGH Setup Time (Note 6) | 20 | | 25 | | 20 | | 25 | | ns | | 15 | TPKHISX | IS to PK HIGH Setup Time (Note 6) | 5 | | 5 | | 5 | | 5 | | ns | Notes: 1. Tests are performed with input transition time of 5 ns or less, timing reference levels of 1.5 V, and input pulse levels of 0 to 3.0 V, using test loads in A & B. 2. TGHDQZ and TPKHDQZ are measured to Steady State HIGH -0.5 V and Steady State LOW +0.5 V output levels, using the # DIAGNOSTIC MODE SWITCHING CHARACTERISTICS over operating ranges unless otherwise specified (for APL Products, Group A, Subgroups 9, 10, 11 are tested unless otherwise noted\*) | | | | | Am27S8 | A | | | |-----|--------------------|------------------------------------------------------|------|--------|------|------|------| | | Parameter | Parameter | co | М | HL | | | | No. | Symbol | Description | Min. | Max. | Min. | Max. | Unit | | 16 | TSDVDKH | Serial Data In to DK HIGH Setup Time | 25 | | 30 | | ns | | 17 | TDKHSDX | Serial Data in to DK HIGH Hold Time | 0 | | 0 | | ns | | 18 | TMVPKH | Mode to PK HIGH Setup Time | 35 | | 40 | | ns | | 19 | TPKHMX | Mode to PK HIGH Hold Time | 0 | | 0 | | ns | | 20 | TMVDKH | Mode to DK HIGH Setup Time | 35 | | 40 | | ns | | 21 | TDKHMX | Mode to DK HIGH Hold Time | 0 | | 0 | | ns | | 22 | TDQVDKH | Output Data In to DK HIGH Setup Time | 25 | | 30 | | ns | | 23 | TDKHDQX | Output Data In to DK HIGH Hold Time | 0 | | 0 | | ns | | 24 | TDKHSQV | Delay from DK HIGH to Serial Data Output (Shifting) | | 30 | | 35 | ns | | 25 | TSDVSQV | Delay from SD Valid to SQ Valid<br>(Mode Input HiGH) | | 25 | | 30 | ns | | 26 | TDKHDKL<br>TDKLDKH | DK Pulse Width (HIGH or LOW) | 25 | | 25 | | ns | | 27 | TMHSQV<br>TMLSQV | Delay from Mode (HIGH or LOW) to SQ Valid | | 25 | | 30 | ns | See also Switching Test Circuits. <sup>2.</sup> I GHLOUZ and 1PKHOUZ are measured to steady state HIGH -0.5 V and steady State LOW test load in C. 3. Applies only if the architecture is configured for Asynchronous Enable. 4. Applies only if the architecture word has been programmed for a Synchronous Enable input. 5. Applies only if the architecture word has been programmed for a Asynchronous Initialize input. 6. Applies only if the architecture word has been programmed for a Synchronous Initialize input. 7. Minimum Delay times are guaranteed by design and supported by characterization data. <sup>\*</sup>Subgroups 7 and 8 apply to functional tests. #### **SWITCHING WAVEFORMS** #### KEY TO SWITCHING WAVEFORMS CLOCK ADDRESS AB - A11 OUTPUT ENABLE OUTPUT ENABLE WF020770 Timing Set 1. Using Asynchronous Enable Timing Set 2. Using Synchronous Enable 5-166 Am27S85/27S85A # SWITCHING WAVEFORMS (Cont'd.) Timing Set 3. Using Asynchronous Initialize Timing Set 4. Using Synchronous Initialize # SWITCHING WAVEFORMS (Cont'd.) Timing Set 5. Diagnostic Test Mode (System Control) Timing Set 6. Diagnostic Test Mode (System Observation) - A. Output Load for DQ0-DQ3 - B. Output Load for SQ - C. Output Load for TGHDQZ and TPKHDQZ on Outputs DQ<sub>0</sub> DQ<sub>3</sub> - Notes: 1. All devices test loads should be located within 2" of device output pin. - 2. S<sub>1</sub> is open for Output Data HIGH to Hi-Z and Hi-Z to Output Data HIGH tests. S<sub>1</sub> is closed for all other AC tests. - 3. Load capacitance includes all stray and fixture capacitance. #### **NOTES ON TESTING** Incoming test procedures on these devices should be carefully planned, taking into account the high performance and output drive capabilities of the parts. The following notes may be useful. - 1. Ensure that adequate decoupling capacitance is employed across the device V<sub>CC</sub> and ground terminals. Multiple capacitors are recommended, including a 0.1µFarad or larger capacitor and a 0.01µFarad or smaller capacitor placed as close to the device terminals as possible. Inadequate decoupling may result in large variations of - power supply voltage, creating erroneous function or transient performance failures. - Do not leave any inputs disconnected (floating) during any tests. - 3. Do not attempt to perform threshold tests under AC conditions. Large amplitude, fast ground current transients normally occur as the device outputs discharge the load capacitances. These transients flowing through the parasitic inductance between the device ground pin and the test system ground can create significant reductions in observable input noise immunity.