# Product Preview # **Quad Bus Buffer** # With 5V-Tolerant Inputs The MC74LVX126 is an advanced high speed CMOS quad bus buffer. The inputs tolerate voltages up to 7 V, allowing the interface of 5 V systems to 3 V systems. The MC74LVX126 requires the 3–state control input (OE) to be set Low to place the output into the high impedance state. - High Speed: $t_{PD} = 4.4 \text{ ns}$ (Typ) at $V_{CC} = 3.3 \text{ V}$ - Low Power Dissipation: $I_{CC} = 4 \mu A \text{ (Max)}$ at $T_A = 25 \text{°C}$ - Power Down Protection Provided on Inputs - Balanced Propagation Delays - Low Noise: $V_{OLP} = 0.5 \text{ V (Max)}$ - Pin and Function Compatible with Other Standard Logic Families - Latchup Performance Exceeds 300 mA - ESD Performance: HBM > 2000 V; Machine Model > 200 V Figure 1. 14-Lead Pinout (Top View) Figure 2. Logic Diagram # ON Semiconductor® http://onsemi.com 14-LEAD SOIC D SUFFIX CASE 751A 14-LEAD TSSOP DT SUFFIX CASE 948G 14-LEAD SOIC EIAJ M SUFFIX CASE 965 ### **PIN NAMES** | Pins | Function | |-----------------|--------------------------------------------------| | OEn<br>Dn<br>On | Output Enable Inputs Data Inputs 3-State Outputs | ### **FUNCTION TABLE** | INP | JTS | OUTPUTS | |-----|-----|---------| | OEn | Dn | On | | Н | L | L | | Н | Н | Н | | L | X | Z | H = High Voltage Level; L = Low Voltage Level; Z = High Impedance State; X = High or Low Voltage Level and Transitions Are Acceptable, for $I_{CC}$ reasons, DO NOT FLOAT Inputs ### **ORDERING INFORMATION** | Device | Package | Shipping | |-------------|-----------|---------------| | MC74LVX126D | SOIC | 55 Units/Rail | | MC74LVX126M | SOIC EIAJ | 50 Units/Rail | ## **DEVICE MARKING INFORMATION** For detailed package marking information, see the Marking Diagram section on page 4 of this data sheet. ### **MAXIMUM RATINGS\*** | Symbol | Parameter | Value | Unit | |------------------|-------------------------------------------------|------------------------------|------| | V <sub>CC</sub> | DC Supply Voltage | -0.5 to +7.0 | V | | V <sub>in</sub> | DC Input Voltage | -0.5 to +7.0 | V | | V <sub>out</sub> | DC Output Voltage | -0.5 to V <sub>CC</sub> +0.5 | V | | I <sub>IK</sub> | Input Diode Current | -20 | mA | | I <sub>OK</sub> | Output Diode Current | ±20 | mA | | l <sub>out</sub> | DC Output Current, per Pin | ±25 | mA | | I <sub>CC</sub> | DC Supply Current, V <sub>CC</sub> and GND Pins | ±50 | mA | | P <sub>D</sub> | Power Dissipation | 180 | mW | | T <sub>stg</sub> | Storage Temperature | -65 to +150 | °C | <sup>\*</sup> Absolute maximum continuous ratings are those values beyond which damage to the device may occur. Exposure to these conditions or conditions beyond those indicated may adversely affect device reliability. Functional operation under absolute—maximum—rated conditions is not implied. # **RECOMMENDED OPERATING CONDITIONS** | Symbol | Parameter | Min | Max | Unit | |------------------|------------------------------------------|-----|-----------------|------| | V <sub>CC</sub> | DC Supply Voltage | 2.0 | 3.6 | V | | V <sub>in</sub> | DC Input Voltage | 0 | 5.5 | V | | V <sub>out</sub> | DC Output Voltage | 0 | V <sub>CC</sub> | V | | T <sub>A</sub> | Operating Temperature, All Package Types | -40 | +125 | °C | | Δt/ΔV | Input Rise and Fall Time | 0 | 100 | ns/V | # DC ELECTRICAL CHARACTERISTICS | | | | V <sub>CC</sub> T <sub>A</sub> = 25°C | | | C | T <sub>A</sub> = ≤ 85°C | | T <sub>A</sub> = ≤ 125°C | | | |-----------------|-------------------------------------------------------------------------------------|---------------------------------------------------------------------------|---------------------------------------|--------------------|------------|--------------------|-------------------------|--------------------|--------------------------|--------------------|------| | Symbol | Parameter | Test Conditions | V | Min | Тур | Max | Min | Max | Min | Max | Unit | | V <sub>IH</sub> | High-Level Input Voltage | | 2.0<br>3.0<br>3.6 | 1.5<br>2.0<br>2.4 | | | 1.5<br>2.0<br>2.4 | | 1.5<br>2.0<br>2.4 | | V | | V <sub>IL</sub> | Low-Level Input Voltage | | 2.0<br>3.0<br>3.6 | | | 0.5<br>0.8<br>0.8 | | 0.5<br>0.8<br>0.8 | | 0.5<br>0.8<br>0.8 | V | | V <sub>OH</sub> | High-Level Output Voltage (V <sub>in</sub> = V <sub>IH</sub> or V <sub>IL</sub> ) | $I_{OH} = -50 \mu A$ $I_{OH} = -50 \mu A$ $I_{OH} = -4 \text{ mA}$ | 2.0<br>3.0<br>3.0 | 1.9<br>2.9<br>2.58 | 2.0<br>3.0 | | 1.9<br>2.9<br>2.48 | | | 1.9<br>2.9<br>2.34 | V | | V <sub>OL</sub> | Low-Level Output Voltage<br>(V <sub>in</sub> = V <sub>IH</sub> or V <sub>IL</sub> ) | $I_{OL} = 50 \mu A$<br>$I_{OL} = 50 \mu A$<br>$I_{OL} = 4 \text{ mA}$ | 2.0<br>3.0<br>3.0 | | 0.0<br>0.0 | 0.1<br>0.1<br>0.36 | | 0.1<br>0.1<br>0.44 | | 0.1<br>0.1<br>0.52 | V | | I <sub>in</sub> | Input Leakage Current | V <sub>in</sub> = 5.5 V or GND | 3.6 | | | ±0.1 | | ±1.0 | | ±1.0 | μΑ | | l <sub>OZ</sub> | Maximum Three–State<br>Leakage Current | $V_{in} = V_{IL} \text{ or } V_{IH}$<br>$V_{out} = V_{CC} \text{ or GND}$ | 3.6 | | | ±0.25 | | ±2.5 | | ±5.0 | μΑ | | I <sub>CC</sub> | Quiescent Supply Current | $V_{in} = V_{CC}$ or GND | 3.6 | | | 4.0 | | 40 | | 40 | μΑ | ### AC ELECTRICAL CHARACTERISTICS (Input $t_r = t_f = 3.0 \text{ ns}$ ) | | | | | | Γ <sub>A</sub> = 25°C | ; | T <sub>A</sub> = ≤ 85°C | | <b>T</b> <sub>A</sub> = ≤ 125°C | | | |----------------------------------------|--------------------------------------|---------------------------------------------------------------|--------------------------------------------------|-----|-----------------------|--------------|-------------------------|--------------|---------------------------------|--------------|------| | Symbol | Parameter | Test Condi | tions | Min | Тур | Max | Min | Max | Min | Max | Unit | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation Delay<br>Input to Output | V <sub>CC</sub> = 2.7 V | C <sub>L</sub> = 15 pF<br>C <sub>L</sub> = 50 pF | | 5.5<br>7.5 | 10.1<br>13.6 | 1.0<br>1.0 | 13.5<br>17.0 | 1.0<br>1.0 | 15.0<br>19.0 | ns | | | | $V_{CC} = 3.3 \pm 0.3 \text{ V}$ | $C_L = 15 pF$<br>$C_L = 50 pF$ | | 3.9<br>5.9 | 6.2<br>9.7 | 1.0<br>1.0 | 8.5<br>12.0 | 1.0<br>1.0 | 11.0<br>14.0 | | | t <sub>PZL</sub> ,<br>t <sub>PZH</sub> | Output Enable Time<br>OE to O | $V_{CC} = 2.7 \text{ V}$ $R_L = 1 \text{ k}\Omega$ | $C_L = 15 pF$<br>$C_L = 50 pF$ | | 5.3<br>7.8 | 9.3<br>12.8 | 1.0<br>1.0 | 12.5<br>16.0 | 1.0<br>1.0 | 15.5<br>18.5 | ns | | | | $V_{CC} = 3.3 \pm 0.3 \text{ V}$<br>$R_L = 1 \text{ k}\Omega$ | $C_L = 15 pF$<br>$C_L = 50 pF$ | | 4.0<br>6.5 | 5.6<br>9.1 | 1.0<br>1.0 | 7.5<br>11.0 | 1.0<br>1.0 | 9.5<br>13.0 | | | t <sub>PLZ</sub> ,<br>t <sub>PHZ</sub> | Output Disable Time<br>OE to O | $V_{CC} = 2.7 \text{ V}$ $R_L = 1 \text{ k}\Omega$ | C <sub>L</sub> = 50 pF | | 10.0 | 15.7 | 1.0 | 19.0 | 1.0 | 21.0 | MHz | | | | $V_{CC}$ = 3.3 $\pm$ 0.3 $V$ $R_L$ =1 $k\Omega$ | C <sub>L</sub> = 50 pF | | 8.3 | 11.2 | 1.0 | 13.0 | 1.0 | 15.0 | | | t <sub>OSHL</sub><br>t <sub>OSLH</sub> | Output–to–Output Skew (Note 1) | $V_{CC} = 2.7 \text{ V}$<br>$V_{CC} = 3.3 \pm 0.3 \text{ V}$ | $C_L = 50 \text{ pF}$<br>$C_L = 50 \text{ pF}$ | | | 1.5<br>1.5 | | 1.5<br>1.5 | | 1.5<br>1.5 | ns | Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH-to-LOW (t<sub>OSHL</sub>) or LOW-to-HIGH (t<sub>OSLH</sub>); parameter guaranteed by design. # **CAPACITIVE CHARACTERISTICS** | | | T <sub>A</sub> = 25°C | | $T_A = \le 85^{\circ}C$ $T_A$ | | <b>T</b> <sub>A</sub> = ≤ | <b>T</b> <sub>A</sub> = ≤ 125°C | | | |------------------|----------------------------------------|-----------------------|-----|-------------------------------|-----|---------------------------|---------------------------------|-----|------| | Symbol | Parameter | Min | Тур | Max | Min | Max | Min | Max | Unit | | C <sub>in</sub> | Input Capacitance | | 4 | 10 | | 10 | | 10 | pF | | C <sub>out</sub> | Maximum Three–State Output Capacitance | | 6 | | | | | | pF | | C <sub>PD</sub> | Power Dissipation Capacitance (Note 2) | | 14 | | | | | | pF | C<sub>PD</sub> is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained by the equation: I<sub>CC(OPR)</sub> = C<sub>PD</sub> • V<sub>CC</sub> • f<sub>in</sub> + I<sub>CC</sub>/4 (per bit). C<sub>PD</sub> is used to determine the no–load dynamic power consumption; P<sub>D</sub> = C<sub>PD</sub> • V<sub>CC</sub><sup>2</sup> • f<sub>in</sub> + I<sub>CC</sub> • V<sub>CC</sub>. # $\textbf{NOISE CHARACTERISTICS} \text{ (Input } t_{\text{f}} = t_{\text{f}} = 3.0 \text{ ns, } C_{\text{L}} = 50 \text{ pF, } V_{\text{CC}} = 3.3 \text{ V, Measured in SOIC Package)}$ | | | T <sub>A</sub> = 25°C | | | |------------------|----------------------------------------------|-----------------------|------|------| | Symbol | Characteristic | Тур | Max | Unit | | V <sub>OLP</sub> | Quiet Output Maximum Dynamic V <sub>OL</sub> | 0.3 | 0.5 | V | | V <sub>OLV</sub> | Quiet Output Minimum Dynamic V <sub>OL</sub> | -0.3 | -0.5 | V | | $V_{IHD}$ | Minimum High Level Dynamic Input Voltage | | 2.0 | V | | $V_{ILD}$ | Maximum Low Level Dynamic Input Voltage | | 0.8 | V | # **SWITCHING WAVEFORMS** Figure 3. Figure 4. ### **TEST CIRCUITS** <sup>\*</sup>Includes all probe and jig capacitance \*Includes all probe and jig capacitance Figure 5. Propagation Delay Test Circuit Figure 6. Three-State Test Circuit #### **MARKING DIAGRAMS** (Top View) 14 13 12 11 10 9 8 14 12 11 10 9 8 13 LVX LVX126 126 AWLYWW\* ALYW\* 1 2 3 4 5 6 7 1 2 3 4 5 6 7 14-LEAD SOIC 14-LEAD TSSOP **D SUFFIX DT SUFFIX** CASE 751A **CASE 948G** 12 11 10 14 13 9 LVX126 AWLYWW\* 1 2 3 4 5 6 \*See Applications Note #AND8004/D for date code and traceability information. 14-LEAD SOIC EIAJ M SUFFIX CASE 965 ### **PACKAGE DIMENSIONS** # **D SUFFIX** PLASTIC SOIC PACKAGE CASE 751A-03 ISSUE F - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. 4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIMETERS I | | | HES | |-----|---------------|------|-------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 8.55 | 8.75 | 0.337 | 0.344 | | В | 3.80 | 4.00 | 0.150 | 0.157 | | С | 1.35 | 1.75 | 0.054 | 0.068 | | D | 0.35 | 0.49 | 0.014 | 0.019 | | F | 0.40 | 1.25 | 0.016 | 0.049 | | G | 1.27 | BSC | 0.050 | BSC | | J | 0.19 | 0.25 | 0.008 | 0.009 | | K | 0.10 | 0.25 | 0.004 | 0.009 | | M | 0° | 7° | 0° | 7° | | P | 5.80 | 6.20 | 0.228 | 0.244 | | R | 0.25 | 0.50 | 0.010 | 0.019 | ### **PACKAGE DIMENSIONS** #### **DT SUFFIX** PLASTIC TSSOP PACKAGE CASE 948G-01 **ISSUE O** - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER. DIMENSION A DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. DIMENSION BODES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. DIMENSION O SHOLL NOT EXCEED 0.25 (0.010) PER SIDE. DIMENSION LODES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION. SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. TERMINAL NUMBERS ARE SHOWN FOR - MAI EHIAL CONDITION. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-. | | MILLIN | IETERS | INC | HES | | |-----|--------|--------|-----------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 4.90 | 5.10 | 0.193 | 0.200 | | | В | 4.30 | 4.50 | 0.169 | 0.177 | | | С | | 1.20 | | 0.047 | | | D | 0.05 | 0.15 | 0.002 | 0.006 | | | F | 0.50 | 0.75 | 0.020 | 0.030 | | | G | 0.65 | BSC | 0.026 BSC | | | | Н | 0.50 | 0.60 | 0.020 | 0.024 | | | J | 0.09 | 0.20 | 0.004 | 0.008 | | | J1 | 0.09 | 0.16 | 0.004 | 0.006 | | | K | 0.19 | 0.30 | 0.007 | 0.012 | | | K1 | 0.19 | 0.25 | 0.007 | 0.010 | | | L | 6.40 | | 0.252 BSC | | | | M | 0° | 8° | 0° | 8° | | ### **PACKAGE DIMENSIONS** # **M SUFFIX** PLASTIC SOIC EIAJ PACKAGE CASE 965-01 **ISSUE O** #### NOTES: - OTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS AND ARE MEASURED AT THE PARTING LINE. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. 4. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. 5. THE LEAD WIDTH DIMENSION (b) DOES NOT INCLUDE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE LEAD WIDTH DIMENSION AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT MINIMUM SPACE BETWEEN PROTRUSIONS AND ADJACENT LEAD BETWEEN PROTRUSIONS AND ADJACENT LEAD TO BE 0.46 ( 0.018). | | | | INCHES | | | | |----------------|--------|--------|--------|-------|--|--| | | MILLIN | IETERS | INC | HES | | | | DIM | MIN | MAX | MIN | MAX | | | | Α | | 2.05 | | 0.081 | | | | A <sub>1</sub> | 0.05 | 0.20 | 0.002 | 0.008 | | | | b | 0.35 | 0.50 | 0.014 | 0.020 | | | | С | 0.18 | 0.27 | 0.007 | 0.011 | | | | D | 9.90 | 10.50 | 0.390 | 0.413 | | | | Е | 5.10 | 5.45 | 0.201 | 0.215 | | | | е | 1.27 | BSC | 0.050 | BSC | | | | HE | 7.40 | 8.20 | 0.291 | 0.323 | | | | 0.50 | 0.50 | 0.85 | 0.020 | 0.033 | | | | LE | 1.10 | 1.50 | 0.043 | 0.059 | | | | M | 0 ° | 10° | 0° | 10° | | | | Q <sub>1</sub> | 0.70 | 0.90 | 0.028 | 0.035 | | | | Z | | 1.42 | | 0.056 | | | ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. #### PUBLICATION ORDERING INFORMATION ## Literature Fulfillment: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA **Phone**: 303–675–2175 or 800–344–3860 Toll Free USA/Canada **Fax**: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: ONlit@hibbertco.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada **JAPAN**: ON Semiconductor, Japan Customer Focus Center 4–32–1 Nishi–Gotanda, Shinagawa–ku, Tokyo, Japan 141–0031 Phone: 81–3–5740–2700 Email: r14525@onsemi.com ON Semiconductor Website: http://onsemi.com For additional information, please contact your local Sales Representative.