TOSHIBA T6LD4

TOSHIBA CMOS Digital Integrated Circuit Silicon Monolithic

## T6LD4

#### Gate Driver for TFT LCD Panels

The T6LD4 is a  $350\,/\,342\text{-channel}$  output gate driver for TFT LCD panels.

#### **Features**

• LCD drive output pins : Switchable 350 / 342 pins

Logic power supply voltage : 2.3 to 3.6V
 LCD drive voltage : max 43.5V

• Data transfer method : Bidirectional shift register

Operating temperature : −20 to 75°C
 Package : COF

• Built-in power on reset circuit

#### **Application**

Modules for PC monitor and Note PC



#### **Block Diagram**



#### **Pin Assignment**



The above diagram shows the device's pin configuration only and does not necessarily correspond to the pad layout on the chip. Please contact Toshiba or our distributors for the latest COF specification.



### **Pin Description**

| Signal Name     | I/O | Function                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                        |                                                                                                       |  |  |  |  |  |  |
|-----------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
|                 |     | Vertical shift data input/output pins  These pins are used to input and output shift data. The function of these pins is switched for input or output by U/D as shown below:                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                        |                                                                                                       |  |  |  |  |  |  |
|                 |     |                                                                                                                                                                                                                                                                                      | U/D                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | DI/O                   | DO/I                                                                                                  |  |  |  |  |  |  |
| DI/O            |     |                                                                                                                                                                                                                                                                                      | Н                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Input                  | Output                                                                                                |  |  |  |  |  |  |
| DO/I            | I/O |                                                                                                                                                                                                                                                                                      | L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Output                 | Input                                                                                                 |  |  |  |  |  |  |
|                 |     | When set for ou<br>When two or                                                                                                                                                                                                                                                       | tched into the internations                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ascaded, this pin out  | chronously with the rising edge of CPV.  tputs the data to be fed into the next stage. This e of CPV. |  |  |  |  |  |  |
| U/D             | ı   | This pin speci<br>The shift regis<br>When U/D i<br>U/D<br>When U / D<br>U/D<br>The voltage a                                                                                                                                                                                         | ransfer direction select pin  This pin specifies the direction in which data is transferred through the shift registers.  The shift register data is shifted synchronously with each rising edge of CPV as follows:  When U/D is high, data is shifted in the direction $U/D = \text{`H''}: G1 \to G2 \to G3 \to G4 \to \cdots \to G350$ When U / D is low, the direction is reversed to give $U/D = \text{`L''}: G350 \to G349 \to G348 \to G347 \to \cdots \to G1$ The voltage applied to this pin must be a DC-level voltage that is either high (V <sub>DD</sub> ) or low (V <sub>SS</sub> ).  Apply the same DC-level voltage to these pins. |                        |                                                                                                       |  |  |  |  |  |  |
| CPV             | I   | Vertical shift clock pin  This is the shift clock for the shift registers. Data is shifted through the shift registers synchronously with the rising edge of CPV.                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                        |                                                                                                       |  |  |  |  |  |  |
| ŌĒ              | ı   | Output enable pin  This signal controls the data appearing at the TFT -LCD panel drive pins (G1 to G350).  This pin operates asynchronously with CPV.  OE = high level: controls the LCD panel drive output to V <sub>EE</sub> OE = low level: outputs shift data and data contents. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                        |                                                                                                       |  |  |  |  |  |  |
|                 | I   | Output select pin<br>This signal se                                                                                                                                                                                                                                                  | า<br>lects 350 / 342-pin m                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | node for the LCD par   | nel driver.                                                                                           |  |  |  |  |  |  |
|                 |     | MODE                                                                                                                                                                                                                                                                                 | Output mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | e The                  | e unapplied LCD panel drive pins                                                                      |  |  |  |  |  |  |
| MODE            |     | Н                                                                                                                                                                                                                                                                                    | 350-out                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                        | _                                                                                                     |  |  |  |  |  |  |
|                 |     | L                                                                                                                                                                                                                                                                                    | 342-out                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                        | G171 to G178 (V <sub>EE</sub> level)                                                                  |  |  |  |  |  |  |
|                 |     | The voltage a                                                                                                                                                                                                                                                                        | oplied to this pin mus                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | st be a DC -level volt | age that is either high (V <sub>DD</sub> ) or low (V <sub>SS</sub> ).                                 |  |  |  |  |  |  |
| G1 to G350      | 0   | TFT-LCD panel driver pins  These pins output the shift register data or the voltage of V <sub>GG</sub> or V <sub>EE</sub> depending on the control $\overline{\text{OE}}$ signal.                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                        |                                                                                                       |  |  |  |  |  |  |
| $V_{GG}$        |     | Power supply for TFT-LCD drive pin                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                        |                                                                                                       |  |  |  |  |  |  |
| V <sub>EE</sub> |     | Power supply fo                                                                                                                                                                                                                                                                      | Power supply for TFT-LCD drive pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                        |                                                                                                       |  |  |  |  |  |  |
| $V_{DD}$        |     | Power supply for the internal logic pin These signals arranged right and left is connected on the film. Apply the same voltage to these pins. The (V <sub>DD</sub> ) is the pin for connection.                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                        |                                                                                                       |  |  |  |  |  |  |
| V <sub>SS</sub> |     | These signals                                                                                                                                                                                                                                                                        | Power supply for the internal logic pin These signals arranged right and left is connected on the film. Apply the same voltage to these pins. The (Vss) is the pin for connection.                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                        |                                                                                                       |  |  |  |  |  |  |

#### **Device Operation**

#### Shift data transfer method

| MODE | Output<br>Mode | U/DPin | Shift data |        | Data Transfer Mathed                                                                                                                                                                        |  |
|------|----------------|--------|------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|      |                |        | Input      | Output | Data Transfer Method                                                                                                                                                                        |  |
| н    | 350-out        | Н      | DI/O       | DO/I   | $G1 \rightarrow G2 \rightarrow G3 \rightarrow G4 \rightarrow \cdots \rightarrow G350$                                                                                                       |  |
|      |                | L      | DO/I       | DI/O   | $G350 \to G349 \to G348 \to \cdots \to G1$                                                                                                                                                  |  |
| L    | 342-out        | Н      | DI/O       | DO/I   | $\text{G1} \rightarrow \text{G2} \rightarrow \text{G3} \rightarrow \text{G4} \rightarrow \cdots \rightarrow \text{G170} \rightarrow \text{G179} \rightarrow \cdots \rightarrow \text{G350}$ |  |
|      |                | L      | DO/I       | DI/O   | $G350 \to G349 \to G348 \to \cdots \to G179 \to G170 \to \cdots \to G1$                                                                                                                     |  |

The input data (DI/O or DO/I) is latched into the internal register synchronously with the rising edge of the shift clock CPV. At the same time that the data is shifted to the next register at the next rise of CPV, new vertical shift data is latched into.

In the output operation, the data in the last shift register (G350 or G1) is output synchronously with the falling edge of CPV. (The output high voltage is the VDD level; the output low voltage is the VSS level.)

5

2006-09-20

Timing Chart 1 ( 350-out mode, U/D = high level, MODE = high level )



Timing Chart 2 ( 350-out mode, U/D = low level, MODE = high level )



Timing Chart 3 (342-out mode, U/D = high level, MODE = low level )



Timing Chart 4 ( 342-out mode, U/D = low level, MODE = low level )



#### Maximum Ratings $(V_{SS} = 0 V)$

| Characteristics     | Symbol                            | Rating                        | Unit |
|---------------------|-----------------------------------|-------------------------------|------|
| Supply voltage (1)  | $V_{DD}$                          | -0.3 to 4.0                   |      |
| Supply voltage (2)  | $V_{GG}$                          | -0.3 to 45.0                  | V    |
| Supply voltage (3)  | V <sub>EE</sub>                   | -20.0 to 0.3                  | V    |
| Supply voltage (1)  | V <sub>GG</sub> – V <sub>EE</sub> | -0.3 to 45.0                  |      |
| Input voltage       | V <sub>IN</sub>                   | -0.3 to V <sub>DD</sub> + 0.3 | V    |
| Storage temperature | T <sub>stg</sub>                  | -55 to 125                    | °C   |

#### Operating Range ( $V_{SS} = 0 V$ )

| Characteristics         | Symbol                            | Rating       | Unit   |  |
|-------------------------|-----------------------------------|--------------|--------|--|
| Supply voltage (3)      | $V_{DD}$                          | 2.3 to 3.6   |        |  |
| Supply voltage (2)      | $V_{GG}$                          | 10 to 35     | V      |  |
| Supply voltage (4)      | V <sub>EE</sub>                   | −15 to −5    | v      |  |
| Supply voltage (1)      | V <sub>GG</sub> – V <sub>EE</sub> | 15.0 to 43.5 |        |  |
| Operating temperature   | T <sub>opr</sub>                  | -20 to 75    | °C     |  |
| Operating frequency     | f <sub>CPV</sub>                  | 100 (max)    | kHz    |  |
| Output load capacitance | CL                                | 600 (max)    | pF/PIN |  |

#### **Electrical Characteristics**

# DC Characteristics $\left( \begin{array}{c} \text{unless otherwise specified, V}_{GG} - \text{V}_{EE} = 30.0 \text{ to } 43.5 \text{ V,} \\ \text{V}_{DD} = 2.3 \text{ to } 3.6 \text{ V, V}_{SS} = 0 \text{ V, Ta} = -20 \text{ to } 75^{\circ}\text{C} \end{array} \right)$

| Characteristics     |               | Symbol          | Test<br>Circuit | Test Condition             |          | Min                   | Max                   | Unit | Relevant Pin |  |
|---------------------|---------------|-----------------|-----------------|----------------------------|----------|-----------------------|-----------------------|------|--------------|--|
| Input voltage       | Low level     | $V_{IL}$        | _               |                            |          | V <sub>SS</sub>       | $0.3 \times \ V_{DD}$ | V    | (Note 1)     |  |
| input voltage       | High level    | $V_{IH}$        | _               |                            |          | $0.7 \times V_{DD}$   | $V_{DD}$              | V    | (14016-1)    |  |
| Output voltage      | Low level     | V <sub>OL</sub> | _               | $I_{OL} = 40 \mu A$        |          | V <sub>SS</sub>       | V <sub>SS</sub> + 0.4 | V    | DI/O, DO/I   |  |
| Output voltage      | High level    | V <sub>OH</sub> | _               | $I_{OH} = -40 \mu A$       |          | V <sub>DD</sub> - 0.4 | $V_{DD}$              | V    | D1/O, DO/1   |  |
| Output              | Low level     | R <sub>OL</sub> |                 | $V_{OUT} = V_{EE} + 0.5 V$ |          |                       | 1000                  | Ω    | G1 to G350   |  |
| resistance          | High level    | R <sub>OH</sub> |                 | $V_{OUT} = V_{GG} - 0.5 V$ |          | _                     | 1000                  | 22   | G1 to G550   |  |
| Input current       | Input current |                 | _               | _                          |          | -1                    | 1                     | μА   | (Note 1)     |  |
| Current dissipation |               | I <sub>GG</sub> | _               |                            |          | _                     | 200                   |      | $V_{GG}$     |  |
|                     |               | I <sub>DD</sub> | _               | no load                    | (Note 2) |                       | 50                    | μΑ   | $V_{DD}$     |  |
|                     |               | I <sub>EE</sub> | _               |                            |          | _                     | 200                   |      | $V_{EE}$     |  |

8

Note1: DI/O , DO/I , CPV,  $\overline{\mbox{OE}}$ 

Note2:  $f_{CPV} = 50 \text{ kHz}$ , Shift data input : 60Hz 1pulse,  $\overline{OE} = \text{low level}$ ,  $\overline{MODE} = \text{high level}$ 

AC Characteristics  $\left(\begin{array}{c} \text{unless otherwise specified, V}_{GG} - \text{V}_{EE} = 30.0 \text{ to } 43.5 \text{ V,} \\ \text{V}_{DD} = 2.3 \text{ to } 3.6 \text{ V, V}_{SS} = 0 \text{ V, Ta} = -20 \text{ to } 75^{\circ}\text{C} \end{array}\right)$ 

| Characteristics       | Symbol             | Test<br>Circuit | Test Condition          | Min | Max  | Unit |  |
|-----------------------|--------------------|-----------------|-------------------------|-----|------|------|--|
| Clock pulse frequency | t <sub>CPV</sub>   | _               | _                       | _   | 100  | kHz  |  |
| Clock pulse width (H) | t <sub>CPVH</sub>  | _               | _                       | 500 | _    |      |  |
| Clock pulse width (L) | tCPVL              | _               | _                       | 500 | _    | ns   |  |
| Data setup time       | t <sub>sDI</sub>   | _               | _                       | 200 | _    |      |  |
| Data hold time        | t <sub>hDI</sub>   | _               | _                       | 200 | _    | ns   |  |
| OE pulse width        | t <sub>wOE</sub>   | _               | _                       | 1   | _    | μS   |  |
| Output delay time (1) | t <sub>pdDO</sub>  | _               | C <sub>L</sub> = 50 pF  | _   | 200  |      |  |
| Output delay time (2) | t <sub>pdG</sub>   | _               | C <sub>L</sub> = 600 pF | _   | 1000 | ns   |  |
| Output delay time (3) | t <sub>pd</sub> OE | _               | C <sub>L</sub> = 600 pF | _   | 1000 |      |  |







#### **Power Supply Sequence**

Turn power on in the order  $V_{DD} \rightarrow V_{EE} \rightarrow Input \ signal \rightarrow V_{GG}$ . Turn power off in th reverse order. It may input  $V_{EE}$ , input signal and  $V_{GG}$  simultaneously. T6LD4 have the Power On Reset function.  $(T_{rG} \ge 10\mu s)$ 



#### Instruction for operating circumstances

- Light striking a semiconductor device can generate electromotive force due to photoelectric effects. In some cases this may cause the device to malfunction.
  - This is more likely to be affected for the devices in which the surface (back), or side of the chip is exposed. At the design phase, please make sure that devices are protected against incident light from external sources. Please take into account of incident light from external sources during actual operation and during inspection.
- Polyimide base film is hard and thin. Be careful not to injure yourself on the film or to scratch any other parts with the
  film. Please design and manufacture products so that there is no chance of users touching the film after assembly, or
  if they do that, there is no chance of them injuring themselves. When cutting out the film, please ensure that the film
  shavings do not cause accidents. After use, please treat the leftover film and reel spacers as industrial waste.

#### RESTRICTIONS ON PRODUCT USE

- The information contained herein is subject to change without notice. 021023\_D
- TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to property.

  In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the "Handling Guide for Semiconductor Devices," or "TOSHIBA Semiconductor Reliability Handbook" etc. 021023\_A
- The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.). These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunction or failure of which may cause loss of human life or bodily injury ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, all types of safety devices, etc. Unintended Usage of TOSHIBA products listed in this document shall be made at the customer's own risk. 021023\_B
- The products described in this document shall not be used or embedded to any downstream products of which manufacture, use and/or sale are prohibited under any applicable laws and regulations. 060106\_Q
- The information contained herein is presented only as a guide for the applications of our products. No
  responsibility is assumed by TOSHIBA for any infringements of patents or other rights of the third parties which
  may result from its use. No license is granted by implication or otherwise under any patent or patent rights of
  TOSHIBA or others. 021023\_C
- Please use this product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances.
   Toshiba assumes no liability for damage or losses occurring as a result of noncompliance with applicable laws
  - and regulations.
- The products described in this document are subject to foreign exchange and foreign trade control laws. 021023\_E