# **Octal Bus Transceiver** The MC74VHC245 is an advanced high speed CMOS octal bus transceiver fabricated with silicon gate CMOS technology. It achieves high speed operation similar to equivalent Bipolar Schottky TTL while maintaining CMOS low power dissipation. It is intended for two-way asynchronous communication between data buses. The direction of data transmission is determined by the level of the DIR input. The output enable pin $(\overline{OE})$ can be used to disable the device, so that the buses are effectively isolated. All inputs are equipped with protection circuits against static discharge. - High Speed: $t_{PD} = 4.0$ ns (Typ) at $V_{CC} = 5V$ - Low Power Dissipation: $I_{CC} = 4\mu A$ (Max) at $T_A = 25$ °C - High Noise Immunity: $V_{NIH} = V_{NIL} = 28\% V_{CC}$ - Power Down Protection Provided on Inputs - Balanced Propagation Delays - Designed for 2V to 5.5V Operating Range - Low Noise: V<sub>OLP</sub> = 1.2V (Max) - Pin and Function Compatible with Other Standard Logic Families - Latchup Performance Exceeds 300mA - ESD Performance: HBM > 2000V; Machine Model > 200V - Chip Complexity: 308 FETs or 77 Equivalent Gates # **APPLICATION NOTES** - Do not force a signal on an I/O pin when it is an active output, damage may occur. - All floating (high impedance) input or I/O pins must be fixed by means of pull up or pull down resistors or bus terminator ICs. - A parasitic diode is formed between the bus and V<sub>CC</sub> terminals. Therefore, the VHC245 cannot be used to interface 5V to 3V systems directly. # **MC74VHC245** **DW SUFFIX** 20-LEAD SOIC WIDE PACKAGE CASE 751D-05 DT SUFFIX 20-LEAD TSSOP PACKAGE CASE 948E-02 M SUFFIX 20-LEAD SOIC EIAJ PACKAGE CASE 967-01 #### ORDERING INFORMATION MC74VHCXXXDW SOIC WIDE MC74VHCXXXDT TSSOP MC74VHCXXXM SOIC EIAJ Figure 1. LOGIC DIAGRAM Figure 2. PIN ASSIGNMENT # **FUNCTION TABLE** | Control Inputs | | | |----------------|---|---------------------------------------| | OE DIR | | Operation | | L | L | Data Transmitted from Bus B to Bus A | | L | Н | Data Transmitted from Bus A to Bus B | | Н | Х | Buses Isolated (High-Impedance State) | ### **MAXIMUM RATINGS\*** | Symbol | Paramete | r | Value | Unit | |------------------|------------------------------------------|----------------------------------|--------------------------|------| | V <sub>CC</sub> | DC Supply Voltage | | - 0.5 to + 7.0 | V | | V <sub>in</sub> | DC Input Voltage | | - 0.5 to + 7.0 | V | | V <sub>out</sub> | DC Output Voltage | | $-0.5$ to $V_{CC} + 0.5$ | V | | I <sub>IK</sub> | Input Diode Current | - 20 | mA | | | I <sub>OK</sub> | Output Diode Current | | ± 20 | mA | | l <sub>out</sub> | DC Output Current, per Pin | | ± 25 | mA | | Icc | DC Supply Current, V <sub>CC</sub> and G | ND Pins | ± 75 | mA | | P <sub>D</sub> | Power Dissipation in Still Air | SOIC Packages†<br>TSSOP Package† | 500<br>450 | mW | | T <sub>stg</sub> | Storage Temperature | | - 65 to + 150 | °C | <sup>\*</sup> Absolute maximum continuous ratings are those values beyond which damage to the device may occur. Exposure to these conditions or conditions beyond those indicated may adversely affect device reliability. Functional operation under absolute—maximum—rated conditions is not implied. †Derating — SOIC Packages: – 7 mW/°C from 65° to 125°C TSSOP Package: – 6.1 mW/°C from 65° to 125°C ### **RECOMMENDED OPERATING CONDITIONS** | Symbol | Parameter | | Min | Max | Unit | |---------------------------------|-----------------------------------------|--------------------------------------------|------|-----------------|------| | V <sub>CC</sub> | DC Supply Voltage | | 2.0 | 5.5 | V | | V <sub>in</sub> | DC Input Voltage | | 0 | 5.5 | V | | V <sub>out</sub> | DC Output Voltage | | 0 | V <sub>CC</sub> | V | | T <sub>A</sub> | Operating Temperature | | - 40 | + 85 | °C | | t <sub>r</sub> , t <sub>f</sub> | Input Rise and Fall Time V <sub>C</sub> | $C = 3.3V \pm 0.3V$<br>$C = 5.0V \pm 0.5V$ | 0 | 100<br>20 | ns/V | circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation, V<sub>in</sub> and V<sub>out</sub> should be constrained to the This device contains protection range GND $\leq$ (V<sub>in</sub> or V<sub>out</sub>) $\leq$ V<sub>CC</sub>. Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or V<sub>CC</sub>). Unused outputs must be left open. ### DC ELECTRICAL CHARACTERISTICS | | | | v <sub>cc</sub> | | T <sub>A</sub> = 25°C | ; | $T_A = -40$ | 0 to 85°C | i | |-----------------|--------------------------------------|------------------------------------------------------------------------------------|----------------------|-------------------------------|-----------------------|-------------------------------|-------------------------------|-------------------------------|------| | Symbol | Parameter | Test Conditions | V | Min | Тур | Max | Min | Max | Unit | | V <sub>IH</sub> | Minimum High–Level Input Voltage | | 2.0<br>3.0 to<br>5.5 | 1.50<br>V <sub>CC</sub> x 0.7 | | | 1.50<br>V <sub>CC</sub> x 0.7 | | V | | V <sub>IL</sub> | Maximum Low–Level Input Voltage | | 2.0<br>3.0 to<br>5.5 | | | 0.50<br>V <sub>CC</sub> x 0.3 | | 0.50<br>V <sub>CC</sub> x 0.3 | V | | V <sub>OH</sub> | Minimum High-Level<br>Output Voltage | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$I_{OH} = -50 \mu A$ | 2.0<br>3.0<br>4.5 | 1.9<br>2.9<br>4.4 | 2.0<br>3.0<br>4.5 | | 1.9<br>2.9<br>4.4 | | V | | | | $V_{in} = V_{IH} \text{ or } V_{IL}$ $I_{OH} = -4\text{mA}$ $I_{OH} = -8\text{mA}$ | 3.0<br>4.5 | 2.58<br>3.94 | | | 2.48<br>3.80 | | | | V <sub>OL</sub> | Maximum Low–Level<br>Output Voltage | $V_{in} = V_{IH} \text{ or } V_{IL}$ $I_{OL} = 50 \mu A$ | 2.0<br>3.0<br>4.5 | | 0.0<br>0.0<br>0.0 | 0.1<br>0.1<br>0.1 | | 0.1<br>0.1<br>0.1 | V | | | | $V_{in} = V_{IH} \text{ or } V_{IL}$ $I_{OL} = 4\text{mA}$ $I_{OL} = 8\text{mA}$ | 3.0<br>4.5 | | | 0.36<br>0.36 | | 0.44<br>0.44 | | | l <sub>in</sub> | Maximum Input<br>Leakage Current | $V_{in} = 5.5 \text{ V or GND}$<br>(DIR, $\overline{\text{OE}}$ ) | 0 to 5.5 | | | ± 0.1 | | ± 1.0 | μА | ### DC ELECTRICAL CHARACTERISTICS | | | | v <sub>cc</sub> | | T <sub>A</sub> = 25°C | | $T_A = -40$ | ) to 85°C | | |-----------------|-------------------------------------------|---------------------------------------------------------------------------|-----------------|-----|-----------------------|--------|-------------|-----------|------| | Symbol | Parameter | Test Conditions | v | Min | Тур | Max | Min | Max | Unit | | I <sub>OZ</sub> | Maximum<br>Three–State Leakage<br>Current | $V_{in} = V_{IL} \text{ or } V_{IH}$<br>$V_{out} = V_{CC} \text{ or GND}$ | 5.5 | | | ± 0.25 | | ± 2.5 | μА | | Icc | Maximum Quiescent<br>Supply Current | V <sub>in</sub> = V <sub>CC</sub> or GND | 5.5 | | | 4.0 | | 40.0 | μА | # AC ELECTRICAL CHARACTERISTICS (Input $t_r = t_f = 3.0 \text{ns}$ ) | | | | | | T <sub>A</sub> = 25°C | | T <sub>A</sub> = -4 | 0 to 85°C | | |------------------------------------------|------------------------------------------------|---------------------------------------------------|------------------------------|-----|-----------------------|--------------|---------------------|--------------|------| | Symbol | Parameter | Test Condi | tions | Min | Тур | Max | Min | Max | Unit | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay,<br>A to B or B to A | $V_{CC} = 3.3 \pm 0.3 V$ | $C_L = 15pF$<br>$C_L = 50pF$ | | 5.8<br>8.3 | 8.4<br>11.9 | 1.0<br>1.0 | 10.0<br>13.5 | ns | | | | $V_{CC} = 5.0 \pm 0.5 V$ | $C_L = 15pF$<br>$C_L = 50pF$ | | 4.0<br>5.5 | 5.5<br>7.5 | 1.0<br>1.0 | 6.5<br>8.5 | | | t <sub>PZL</sub> ,<br>t <sub>PZH</sub> | Output Enable Time<br>OE to A or B | $V_{CC} = 3.3 \pm 0.3V$ $R_L = 1 \text{ k}\Omega$ | | | 8.5<br>11.0 | 13.2<br>16.7 | 1.0<br>1.0 | 15.5<br>19.0 | ns | | | | $V_{CC} = 5.0 \pm 0.5V$ $R_L = 1 \text{ k}\Omega$ | _ | | 5.8<br>7.3 | 8.5<br>10.6 | 1.0<br>1.0 | 10.0<br>12.0 | | | t <sub>PLZ</sub> ,<br>t <sub>PHZ</sub> | Output Disable Time OE to A or B | $V_{CC} = 3.3 \pm 0.3V$ $R_L = 1 \text{ k}\Omega$ | C <sub>L</sub> = 50pF | | 11.5 | 15.8 | 1.0 | 18.0 | ns | | | | $V_{CC} = 5.0 \pm 0.5V$ $R_L = 1 \text{ k}\Omega$ | C <sub>L</sub> = 50pF | | 7.0 | 9.7 | 1.0 | 11.0 | | | t <sub>OSLH</sub> ,<br>t <sub>OSHL</sub> | Output to Output Skew | V <sub>CC</sub> = 3.3 ± 0.3V<br>(Note 1.) | C <sub>L</sub> = 50pF | | | 1.5 | | 1.5 | ns | | | | V <sub>CC</sub> = 5.0 ± 0.5V<br>(Note 1.) | C <sub>L</sub> = 50pF | | | 1.0 | | 1.0 | ns | | C <sub>in</sub> | Maximum Input Capacitance DIR, OE | | | | 4 | 10 | | 10 | pF | | C <sub>I/O</sub> | Maximum Three–State I/O Capacitance | | | | 8 | | | | pF | | | | Typical @ 25°C, V <sub>CC</sub> = 5.0V | | |----------|-----------------------------------------|----------------------------------------|----| | $C_{PD}$ | Power Dissipation Capacitance (Note 2.) | 21 | pF | <sup>1.</sup> Parameter guaranteed by design. $t_{OSLH} = |t_{PLHm} - t_{PLHn}|, \ t_{OSHL} = |t_{PHLm} - t_{PHLn}|.$ # **NOISE CHARACTERISTICS** (Input $t_r = t_f = 3.0$ ns, $C_L = 50$ pF, $V_{CC} = 5.0$ V) | | | T <sub>A</sub> = 25°C | | | |------------------|----------------------------------------------|-----------------------|------|------| | Symbol | Parameter | Тур | Max | Unit | | V <sub>OLP</sub> | Quiet Output Maximum Dynamic V <sub>OL</sub> | 0.9 | 1.2 | V | | V <sub>OLV</sub> | Quiet Output Minimum Dynamic V <sub>OL</sub> | -0.9 | -1.2 | V | | V <sub>IHD</sub> | Minimum High Level Dynamic Input Voltage | | 3.5 | V | | V <sub>ILD</sub> | Maximum Low Level Dynamic Input Voltage | | 1.5 | V | <sup>2.</sup> C<sub>PD</sub> is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained by the equation: I<sub>CC(OPR)</sub> = C<sub>PD</sub> • V<sub>CC</sub> • f<sub>in</sub> + I<sub>CC</sub>/8 (per bit). C<sub>PD</sub> is used to determine the no–load dynamic power consumption; P<sub>D</sub> = C<sub>PD</sub> • V<sub>CC</sub><sup>2</sup> • f<sub>in</sub> + I<sub>CC</sub> • V<sub>CC</sub>. # **SWITCHING WAVEFORMS** Figure 3. Figure 4. # **TEST CIRCUITS** \*Includes all probe and jig capacitance Figure 5. \*Includes all probe and jig capacitance Figure 6. Figure 7. EXPANDED LOGIC DIAGRAM Figure 8. INPUT EQUIVALENT CIRCUIT Figure 9. BUS TERMINAL EQUIVALENT CIRCUIT ### **OUTLINE DIMENSIONS** ## **DW SUFFIX** SOIC **CASE 751D-05 ISSUE F** - I. DIMENSIONS ARE IN MILLIMETERS. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 1994. DIMENSIONS D AND E DO NOT INCLUDE MOLD PROTRICION. - PROTRUSION. MAXIMUM MOLD PROTRUSION 0.15 PER SIDE. - DIMENSION B DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF B DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIN | IETERS | |-----|--------|--------| | DIM | MIN | MAX | | Α | 2.35 | 2.65 | | A1 | 0.10 | 0.25 | | В | 0.35 | 0.49 | | С | 0.23 | 0.32 | | D | 12.65 | 12.95 | | Е | 7.40 | 7.60 | | е | 1.27 | BSC | | Н | 10.05 | 10.55 | | h | 0.25 | 0.75 | | L | 0.50 | 0.90 | | θ | 0 ° | 7 ° | # **DT SUFFIX TSSOP CASE 948E-02 ISSUE A** ### NOTES: - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. - (U.UU6) PEH SIDE. 4. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. - PER SIDE. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. - MATERIAL CONDITION. 6. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. 7. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE –W-. | | MILLIN | IETERS | INC | HES | |-----|--------|--------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 6.40 | 6.60 | 0.252 | 0.260 | | В | 4.30 | 4.50 | 0.169 | 0.177 | | С | | 1.20 | | 0.047 | | D | 0.05 | 0.15 | 0.002 | 0.006 | | F | 0.50 | 0.75 | 0.020 | 0.030 | | G | 0.65 | BSC | 0.026 | BSC | | Н | 0.27 | 0.37 | 0.011 | 0.015 | | J | 0.09 | 0.20 | 0.004 | 0.008 | | J1 | 0.09 | 0.16 | 0.004 | 0.006 | | K | 0.19 | 0.30 | 0.007 | 0.012 | | K1 | 0.19 | 0.25 | 0.007 | 0.010 | | L | 6.40 | | 0.252 BSC | | | M | 0° | 8° | 0° | 8° | ### **M SUFFIX** SOIC EIAJ CASE 967-01 **ISSUE O** #### NOTES: - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. - CONTROLLING DIMENSION: MILLIMETER. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS AND ARE MEASURED AT THE PARTING LINE, MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. TERMINAL NUMBERS ARE SHOWN FOR - REFERENCE ONLY. THE LEAD WIDTH DIMENSION (b) DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE LEAD WIDTH DIMENSION AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSIONS AND ADJACENT LEAD TO BE 0.46 (0.018). | | MILLIN | IETERS | INC | HES | |----------------|--------|--------|-------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | | 2.05 | | 0.081 | | A <sub>1</sub> | 0.05 | 0.20 | 0.002 | 0.008 | | b | 0.35 | 0.50 | 0.014 | 0.020 | | C | 0.18 | 0.27 | 0.007 | 0.011 | | D | 12.35 | 12.80 | 0.486 | 0.504 | | E | 5.10 | 5.45 | 0.201 | 0.215 | | е | 1.27 | BSC | 0.050 | BSC | | HE | 7.40 | 8.20 | 0.291 | 0.323 | | L | 0.50 | 0.85 | 0.020 | 0.033 | | LE | 1.10 | 1.50 | 0.043 | 0.059 | | M | 0 ° | 10° | 0 ° | 10° | | $Q_1$ | 0.70 | 0.90 | 0.028 | 0.035 | | Z | | 0.81 | | 0.032 | are trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes ON Semiconductor and without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular without during the statistics of any products releast. Solicition makes in warranty, representation or guarantee regarding the statistically disclaims any and all liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. ### **PUBLICATION ORDERING INFORMATION** ### NORTH AMERICA Literature Fulfillment: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: ONlit@hibbertco.com Fax Response Line: 303-675-2167 or 800-344-3810 Toll Free USA/Canada ### N. American Technical Support: 800-282-9855 Toll Free USA/Canada EUROPE: LDC for ON Semiconductor - European Support German Phone: (+1) 303-308-7140 (Mon-Fri 2:30pm to 7:00pm CET) Email: ONlit-german@hibbertco.com Phone: (+1) 303–308–7141 (Mon–Fri 2:00pm to 7:00pm CET) Email: ONlit-french@hibbertco.com English Phone: (+1) 303-308-7142 (Mon-Fri 12:00pm to 5:00pm GMT) Email: ONlit@hibbertco.com ### EUROPEAN TOLL-FREE ACCESS\*: 00-800-4422-3781 \*Available from Germany, France, Italy, UK, Ireland ### CENTRAL/SOUTH AMERICA: Spanish Phone: 303-308-7143 (Mon-Fri 8:00am to 5:00pm MST) Email: ONlit-spanish@hibbertco.com Toll-Free from Mexico: Dial 01-800-288-2872 for Access - then Dial 866-297-9322 ASIA/PACIFIC: LDC for ON Semiconductor - Asia Support **Phone**: 1–303–675–2121 (Tue–Fri 9:00am to 1:00pm, Hong Kong Time) Toll Free from Hong Kong & Singapore: 001-800-4422-3781 Email: ONlit-asia@hibbertco.com JAPAN: ON Semiconductor, Japan Customer Focus Center 4-32-1 Nishi-Gotanda, Shinagawa-ku, Tokyo, Japan 141-0031 Phone: 81-3-5740-2700 Email: r14525@onsemi.com ON Semiconductor Website: http://onsemi.com For additional information, please contact your local Sales Representative.