

# TC Series Solid State Line Scanners

# **General Description**

The EG&G Reticon TC series is a family of monolithic selfscanning linear photodiode arrays optimized for application in spectroscopy. The devices in this series consist of a row of silicon photodiodes, each with an associated junction capacitance on which to integrate photocurrent and a multiplex switch for periodic readout via an integrated shift register scanning circuit. The part number of each device indicates the number of elements in the array (for example, RL0128TC has 128 elements).

The TC series devices are mounted in ceramic side-brazed dual-inline packages which mate with standard 22-pin integrated circuit sockets. The 128-element array is also available in a ceramic LCC package. Pinout configurations are shown in Figure 1. Package dimensions are shown in the outline drawings of Figure 9. Standard TC devices are sealed with a ground and polished quartz window. However, an optional fiber optic faceplate version is also available for side-brazed packages. The fiber optic faceplate has 6 μm diameter fibers and a numerical aperture of 1.

# **Key Features**

- Simultaneous integration of 128, 256, or 512 photodiode elements with 50 µm center-to-center spacing
- Each sensor element has a 50:1 aspect ratio (50 μm x 2.5 mm)
- Extremely low dark leakage current for longer integration times
- Single-supply operation with HCMOS-compatible inputs
  Static shift register design for simplified clocking require-
- ments
- Differential video output to cancel clock switching transients and Fixed Pattern Noise (FPN)
- Low output capacitance for low noise
- · High saturation charge for wide dynamic range
- Antiblooming/Line Reset function
- · Wide spectral response
- High UV resistance
  High UV response
- · On-chip temperature diodes (2) for temperature monitoring

#### Sensor Characteristics

The TC series self-scanning photodiode arrays contain 128, 256, or 512 elements (LCC package: 128 elements, only) on 50 µm centers corresponding to a density of 20 diodes/mm and an overall length of 6.4, 12.8, or 25.6 mm. The height of the sensor elements is 2.5 mm giving each element a slit-like geometry with 50:1 aspect ratio suitable for coupling to monochromators or spectrographs. The sensor geometry is shown in Figure 3.

Charge generated by light incident on the p-type surface between two n-regions will divide between the adjacent diodes to produce the response function shown in Figure 3.

Figure 4 shows the typical output charge as a function of exposure at 750 nm wavelength. Exposure in nJ/cm² is calculated by multiplying the light intensity in  $\mu W/cm²$  by the





Figure 1. Pinout Configurations



Figure 2. Equivalent Circuit

345 POTRERO AVENUE SUNNYVALE, CALIFORNIA 94086-4197 (408) 738-4266 FAX: (408) 738-6979

3030738 0004860 263





Figure 3. Sensor Geometry and Aperture Response Function

integration time in ms. Note that the response is linear with exposure up to a saturation charge of 20 pC at a saturation exposure of 34 nJ/cm². The sensitivity is defined as the ratio of saturation charge to saturation exposure and is 5.4 x 10-4 C/J/cm² (at 750 nm). Typical relative sensitivity as a function of wavelength is shown in Figure 5. Quantum efficiency can be obtained by dividing the sensitivity by the area of a sensor element (12.5 x 10-4 cm²) and multiplying by the energy per photon in eV. Peak quantum efficiency is about 80% at 650 nm. The dark current of a TC series device is typically .5 pA at 25°C and is a strong function of temperature, approximately doubling for every 7°C increase in temperature. The dark signal charge is given by the dark current multiplied by the integration time. See Table 2 for Electro-optical Characteristics.

## Scanning Circuit

The simplified equivalent circuit of a TC series photodiode array is shown in Figure 2. Each cell consists of an active photodiode paired with a dummy photodiode, both with an associated junction capacitance. These diodes are connected through MOS multiplex switches to active video and dummy video lines. The shift register is driven by complementary square wave clocks with periodic start pulses being introduced to initiate each scan. The pixel sampling rate is determined by the clock frequency. The integration time is the interval between start pulses. The output signal obtained from each scan of an N-element array is a train of N charge pulses, each proportional to the light exposure on the corresponding photodiode. In addition to the signal charge, switching transients are capacitively coupled into the active video lines by the multiplex switches. Similar transients are introduced into the dummy video lines and, therefore, can be reduced and a cleaner signal recovered by reading out the video and dummy lines differentially.



Figure 4. Typical Signal Charge versus Exposure at 750 nm Wavelength



Figure 5. Typical Spectral Response

# **Clock and Voltage Requirements**

Scanning is achieved by means of an integrated shift register. The shift register is driven by complementary square wave clocks,  ${\tt g}_1$  and  ${\tt g}_2$ . Table 1 gives rise and fall times and crossover points for these clock waveforms. The clock amplitude should be equal to  $V_{DD}$  -  $V_{SS}$ . With  $V_{DD}$  = 5V and  $V_{SS}$  = 0V, the clock inputs will be HCMOS-compatible. Since each photodiode is read out on a positive transition of  ${\tt g}_2$  (see Figure 6), the frequency of the clock signal should be set equal to the desired video data rate.

The start pulse of similar amplitude to the clocks is required to load the shift register and initiate each readout period (each scan of the array). The start pulse is loaded when  $\varrho_2$  is high; the start signal is pulsed high for a minimum of 10 ns during one and only one  $\varrho_2$  clock high cycle. A timing diagram for the start and clock signals is shown in Figure 6. The integration period should be controlled by varying the time between start pulses.

For optimum performance and minimum switching noise, it is important that the clocks are exact complements and that

292

3030738 0004861 1TT **=** 



Figure 6. Timing Diagram

their rise and fall times comply with Table 1. A recommended circuit for generating these clocks is shown in Figure 7.

#### End of Scan (EOS)

An EOS output pulse useful primarily for test purposes is provided two clock cycles after the last photodiode is sampled by the shift register scanning circuit. The timing of the EOS output is shown in Figure 6. The voltage levels on the EOS output will be determined by the  $V_{DD}$  and  $V_{SS}$  voltage levels supplied to the photodiode array. When  $V_{DD}$  is at +5V and  $V_{SS}$  is operated at 0V, the EOS output will be compatible with the HCMOS family of logic devices.

# **Amplifier Requirements**

The recommended amplifier for use with the TC devices is a simple current amplifier. A current amplifier holds the video line at a virtual ground and senses the current pulses flowing into the video line to recharge the diodes through their respective multiplex switches as they are sampled in sequence. These current pulses, which each contain a charge of up to 20 pC at saturation, are converted to a train of voltage pulses corresponding to the light intensity on the various diodes. In this mode of operation, the current amplifier must provide a positive bias voltage to the video line since the photodiode anode (the p-substrate) is biased to 0V (VSS). Figure 8

293



Figure 7. Two-Phase Drive Circuit

shows a differential recharge amplifier suitable for use with TC series devices.

# **Line Reset/Antiblooming Control**

Under certain operating conditions, it may be desirable to control integration time independent of the line scan time (time between start pulses). This can be accomplished by the use of the Antiblooming Gate control input. When the Antiblooming Gate is held at  $V_{DD}$ , all photodiodes are simultaneously reset to the bias voltage on the antiblooming drain (the same voltage as the video line bias, typically  $V_{DD}/2$ ). Conversely, when the antiblooming gate is held at  $V_{SS}$ , the antiblooming transistor is off and the photodiodes can then integrate photocurrent. Thus, when an active high pulse is applied to  $V_{ABG}$ , the integration time for diode 'N' then becomes the time between the negative-going transition of the antiblooming gate input to the time in which diode 'N' is read out through the diode multiplex switch.

Under normal operating conditions, TC series devices do not require any blooming control due to their excellent antiblooming characteristics. However, under extremely high contrast conditions, blooming control can be implemented to further enhance this performance. In this mode of operation, a bias voltage (the same voltage as the video line bias, typically  $V_{\rm DD}/2$ ) is required on the antiblooming drain. The

antiblooming gate is then biased to 1-3V. By adjusting the bias level on the antiblooming gate, excess charge present on the video line is shunted to the antiblooming drain.

### **Dark Signal and Noise**

There are two components of the dark signal from the TC series. These are due to: (1) spatial variations in the switching transients coupled into the video line through the clocks and internal multiplex switches, and (2) the integrated dark current. A portion of the switching transient effect will be spatially random and a portion will have the periodicity of the clocks. The latter portion can be minimized by matching the clock amplitudes and rise and fall times and by good circuit layout to minimize capacitance between clocks and video lines. The peak-to-peak fixed pattern due to all switching transient effects should be less than 1% of the saturated signal. The dark signal due to dark current is the dark current multiplied by the integration time. It can be reduced by lowering the temperature or by reducing the integration time.

There are three identifiable sources of readout noise: (1) reset noise, (2) shot noise, and (3) amplifier noise. Reset noise is associated with resetting the diode capacitance to a fixed voltage. Its rms value is given by (kTC)<sup>1/2</sup>/q where k is Boltzmann's constant, T is the absolute temperature, q is the electronic charge and C is the total capacitance of the photo-

294



Figure 8. Differential Recharge Mode Video Amplifier

diode (approximately 7 pF), the video line it connects to, and the capacitance of the external circuitry. At room temperature, kTC noise is approximately 1700 electrons rms. It can be reduced somewhat by cooling. The rms value of the dark shot noise is the square root of the number of electrons in the dark signal charge. For example, with a room temperature dark current of .75 pA and 10 ms integration time, the rms dark current shot noise is approximately 210 electrons. Because of the exponential temperature dependence of dark current, shot noise can be reduced dramatically with a moderate amount of cooling. Amplifier noise depends on the amplifier circuit used. In general, the low video output capacitance of the TC series makes it easy to achieve low amplifier noise and values below 2200 electrons are possible.

# **Temperature Diodes**

The TC Series arrays each have 2 on-chip diodes for sensing array temperature. The standard method of use is to force a fixed forward current (normally 10  $\mu$ A) through the diodes and measure the forward diode voltage drop. For details, please refer to Application Note 130, How to Use Reticon Temperature Diodes.

#### **Evaluation Circuit**

A complete evaluation circuit for the TC series is available from Reticon (side-brazed packages, only). The RC1032 board provides the user with an easy means of evaluating operation. The RC1032 uses an alternative circuit to that shown in Figure 7.

The RC1032 has a sample-and-held video output with a typical dynamic range of 8,000:1. Provision for cooling the array using a thermal-electric cooler is provided by means of an access hole located directly beneath the array.

The board requires +5 and  $\pm15V$  supplies and can be adjusted for pixel rates up to 50 kHz.

Table 1. Electrical Characteristics (25°C)

(All voltages measured with respect to V<sub>Sub</sub>)

| Signal                                                                 | Syn                               | n    | Min               | Тур                | Max                  | Units    |
|------------------------------------------------------------------------|-----------------------------------|------|-------------------|--------------------|----------------------|----------|
| V <sub>DD</sub>                                                        | V <sub>DD</sub>                   |      | 4.5               | 5                  | 9                    | V        |
| V <sub>DD</sub> guard                                                  | V <sub>DDG</sub>                  |      | -                 | V <sub>DD</sub>    | İ                    | l v      |
| $V_{SS}$                                                               | V <sub>SS</sub>                   |      |                   | 0                  |                      | V        |
| Antiblooming drain                                                     | V <sub>ABD</sub>                  |      | 1                 | V <sub>SS</sub>    |                      | V        |
| Start <sup>1</sup>                                                     | $V_{Sh}$                          | High | V <sub>DD</sub> 1 |                    | $v_{DD}$             | V        |
|                                                                        | V <sub>SI</sub>                   | Low  | V <sub>SS</sub>   |                    | V <sub>SS</sub> + .4 | V        |
| Clock ø <sub>1</sub> , ø <sub>2</sub>                                  | V <sub>1h</sub> V <sub>2h</sub>   | High | V <sub>DD</sub> 1 | 1                  | V <sub>DD</sub>      | V        |
|                                                                        | V <sub>11</sub> , V <sub>21</sub> | Low  | V <sub>SS</sub>   | ì                  | V <sub>SS</sub> + .4 | V        |
| Reset gate                                                             | V <sub>RGh</sub>                  | High | V <sub>DD</sub> 1 |                    | V <sub>DD</sub>      | ĺ v      |
|                                                                        | V <sub>RGI</sub>                  | Low  | V <sub>SS</sub>   |                    | V <sub>SS</sub> + .4 | v        |
| Antiblooming gate                                                      | V <sub>ABGh</sub>                 | High | V <sub>DD</sub> 1 |                    | V <sub>DD</sub>      | v        |
|                                                                        | VABGI                             | Low  | V <sub>SS</sub>   |                    | V <sub>SS</sub> + .4 | ľ        |
| Video bias                                                             | VV                                |      | 2                 | V <sub>DD</sub> /2 | V <sub>DD</sub> - 2  | v        |
| Reset drain                                                            | V <sub>RD</sub>                   |      | 1 2               | V <sub>DD</sub> /2 | V <sub>DD</sub> - 2  | v        |
| Clock rate                                                             |                                   |      | .001              | 100-               | 10                   | MHz      |
| Start rise time                                                        | t <sub>rs</sub>                   |      | 1                 | 10                 | 50                   | ns       |
| Start fall time                                                        | t <sub>fs</sub>                   |      |                   | 10                 | 50                   | ns       |
| Start pulse width                                                      | t <sub>pws</sub>                  |      | 10                |                    |                      | ns       |
| ø <sub>1</sub> rise time <sup>2</sup>                                  | t <sub>r1</sub>                   |      |                   | 10                 | 20                   | ns       |
| ø <sub>1</sub> fall time <sup>2</sup>                                  | t <sub>f1</sub>                   |      |                   | 10                 | 20                   | ns       |
| ø <sub>2</sub> rise time <sup>2</sup>                                  | t <sub>r2</sub>                   |      |                   | 10                 | 20                   | ns       |
| ø <sub>2</sub> fall time <sup>2</sup>                                  | t <sub>f2</sub>                   |      |                   | 10                 | 20                   | ns       |
| Video delay time                                                       | t <sub>VD</sub>                   |      |                   | 20                 |                      | ns       |
| Clock crossings                                                        | X <sub>1</sub>                    |      | 0                 | -*                 | 50                   | %        |
| _                                                                      | X <sub>2</sub>                    |      | Ō                 |                    | 50                   | %        |
| Capacitance ø <sub>1</sub> , ø <sub>2</sub><br>at 5V bias <sup>3</sup> | C <sub>c</sub>                    |      |                   |                    | 50                   | 76       |
| RL0128TC                                                               |                                   |      |                   | 33                 | ]                    |          |
| RL0256TC                                                               |                                   |      |                   | 38                 | i 1                  | pF<br>~= |
| RL0512TC                                                               |                                   |      |                   | 44                 |                      | pF       |
| Capacitance, each video at 2.5V bias 3                                 | C <sub>v</sub>                    |      |                   | 44                 |                      | pF       |
| RL0128TC                                                               |                                   |      |                   | _                  |                      |          |
| RL0256TC                                                               | 1                                 |      |                   | 6<br>9             |                      | pF<br>   |
| RL0512TC                                                               | 1                                 |      |                   | 16                 |                      | pF<br>pF |

#### Note:

3 Calculated typicals are not measured.

<sup>1</sup> Can be TTL.

The clock rise and fall times specified are for complementary clocks. The array also can be driven by non-overlapping clocks. There is no restriction on rise and fall time for non-overlapping clocks.

# Table 2. Electro-Optical Characteristics (25°C)

Conditions:

All voltage levels set to typical values shown in Table 1 Light source is 2870°K tungsten filtered with a 750 nm bandpass filter Video data rate = 250 kHz

| Characteristics                               | Тур                    | Max | Units               |
|-----------------------------------------------|------------------------|-----|---------------------|
| Center-to-center spacing                      | 50                     |     | μm                  |
| Aperture width                                | 2.5                    |     | mm                  |
| Sensitivity 1,2,3                             | 5.4 x 10 <sup>-4</sup> |     | C/J/cm <sup>2</sup> |
| Photo response nonuniformity                  |                        |     |                     |
| RL0128TC <sup>2,4,5</sup>                     | 5                      | 10  | ±%                  |
| RL0256TC <sup>2,4,5</sup>                     | 5                      | 10  | ±%                  |
| RL0512TC <sup>2,4,5</sup>                     | 5                      | 10  | ±%                  |
| Saturation exposure (E <sub>SAT</sub> ) 1,2,3 | 34                     |     | nJ/cm <sup>2</sup>  |
| Saturation charge (QSAT)                      | 19                     |     | pC                  |
| Dynamic range                                 | 54,000                 |     |                     |
| (QSAT/QNoise (rms))                           | i                      |     |                     |
| Average dark current 6                        | .5                     | .75 | pA                  |
| Spectral response peak                        | 750                    | Ì   | nm                  |
| Spectral response range 5,7                   | 200-1000               |     | nm                  |

#### Notes:

- Measured at 2.5V video line bias
- Value specified at 750 nm
- 3 Fiber optic faceplate will modify sensitivity as shown in Figure 5
- 4 +% PRNU (photo response nonuniformity) is defined as [(V<sub>max</sub> V<sub>avg</sub>)/V<sub>avg</sub>] x 100% and -% PRNU is defined as (V<sub>avg</sub> V<sub>min</sub>)/V<sub>avg</sub>] x 100%, where V<sub>max</sub> is the output of the pixel closest to saturation level, V<sub>min</sub> is the output of the pixel closest to dark level, V<sub>avg</sub> is the numerical average of all the array pixels. The first and last pixels are not counted in this measurement.
- 5 Measured at an exposure level of E<sub>SAT</sub>/2
- 6 Maximum dark current ≤1.5 x average dark current
- 7 From 250 1000 nm, sensitivity is typically at least 20% of its peak value.

# **Absolute Maximum Ratings**

|                                                            | Min        | Max        | Units |
|------------------------------------------------------------|------------|------------|-------|
| Voltage applied to any terminal with respect to common     | 0          | +10        | ٧     |
| Storage of operating temperature Quartz window Fiber optic | -78<br>-40 | +85<br>+85 | ာ့ ပံ |



Figure 9. Package Dimensions (all dimensions are typical and in inches unless otherwise specified)

# **Ordering Information**

| Part Number                | Evaluation Circuit |  |  |
|----------------------------|--------------------|--|--|
| Quartz Window              |                    |  |  |
| RL0128TCQ-011              | RC1032LNN-020      |  |  |
| RL0256TCQ-011              | RC1032LNN-020      |  |  |
| RL0512TCQ-011              | RC1032LNN-020      |  |  |
| Fiber Optic Window         |                    |  |  |
| RL0128TCF-011              | RC1032LNN-020      |  |  |
| RL0256TCF-011              | RC1032LNN-020      |  |  |
| RL0512TCF-011              | RC1032LNN-020      |  |  |
| Quartz Window, LCC Package |                    |  |  |
| RL0128TCQ-111              | none               |  |  |

055-0337 May 1994

1914 EG&G RETICON. Contents may not be reproduced in whole or in part without the written consent of EG&G RETICON. Specifications are subject to change without notice. Printed in U.S.A. Information furnished herein is believed to be accurate and reliable. However, no responsibility is assumed by EG&G RETICON for its use, nor for any infringement of patents or other nights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of EG&G RETICON.

298