# Multiple switching voltage regulator #### **Features** - PWM: adjustable 2.5/10V 1A switching voltage regulator - External POWER MOS ability for output current enhancement - Synchronization function - REG1- Linear low drop 3.3/5V 250mA STBY voltage regulator (low current consumption) with RESET - REG2- Linear voltage regulator 1.5V to 3.3V externally adjustable - 300mA maximum current - HSD1: 500mA High side driver - HSD2: 200mA High side driver - SPI Interface - SPI Diagnostics HSD1, HSD2 - Double switching frequency SPI selectable - Double inpuT LVW #### **SPI functions** - Input controls - Turn-on/off PWM - Turn-on/off REG2 - Turn-on/off HSD1 - Turn-on/off HSD2 - Switching frequency selection f1- f2 - Output functions: - HSD1 & HSD2 short to gnd, open load and short to battery (Test mode) - Thermal warning #### **Protections** - Over voltage protection - Internal current limiting - Thermal shutdown - ESD # **Description** The L5953 is the integration of one switching regulator, two linear voltage regulators, two low voltage warnings and two high side drivers. It has a stand-by operation mode (low current consumption) where only the stand-by voltage regulator plus the low voltage warnings are active. The other regulators and high side drivers are controlled by the SPI interface. Table 1. Device summary | Part number | Package | Packing | |-------------|-----------|---------| | L5953 | PowerSO36 | Tray | Contents L5953 # **Contents** | 1 | Bloc | k diagram and electrical specifications 6 | |---|-------|------------------------------------------------| | 2 | Fund | ctional description | | | 2.1 | REG1 stand-by regulator 14 | | | 2.2 | Reset | | | 2.3 | Low voltage warning | | | 2.4 | REG2 linear voltage regulator14 | | | 2.5 | High side drivers | | | 2.6 | PWM step down voltage Regulator | | | | 2.6.1 Error amplifier and compensation network | | 3 | Inter | nal pin connections | | 4 | SPI i | nterface | | | 4.1 | Signals Description 18 | | | 4.2 | Operations | | | 4.3 | Write Enable (WREN and Write Disable (WRDI)) | | 5 | Sum | mary of the main operations21 | | | 5.1 | Operation A | | | 5.2 | Operation B | | | 5.3 | Operation C | | | 5.4 | Operation D | | | 5.5 | Operation E | | | 5.6 | Operation F | | | 5.7 | Operation G | | | 5.8 | Operation H 22 | | | 5.9 | IRQ - Interrupt Request Pin | | 6 | App | lication note | | | 6.1 | REG1 output voltage 26 | | | 6.2 | Feedback resistors for REG2 26 | | | | | L5953 Contents | 8 | Revis | ion hist | orv | 30 | |---|-------|----------|--------------------------------|------| | 7 | Packa | age info | rmation | 29 | | | 6.5 | Comper | nsation Network | 27 | | | 6.4 | Free-wh | eeling diode | 27 | | | | 6.3.3 | Output capacitor selection | . 27 | | | | 6.3.2 | Inductor selection | . 26 | | | | 6.3.1 | Bootstrap capacitor | . 26 | | | 6.3 | Externa | I components for PWM regulator | 26 | | | | | | | List of tables L5953 # List of tables | Table 1. | Device summary | 1 | |-----------|---------------------------------|----| | Table 2. | Absolute maximum ratings | 6 | | Table 3. | Thermal data | 6 | | Table 4. | PIN function | 7 | | Table 5. | Electrical characteristics | 8 | | Table 6. | Diagnostic parameters | 11 | | Table 7. | SPI interface | 11 | | Table 8. | Instruction set | 19 | | Table 9. | Status register | 19 | | Table 10. | Status register description | 19 | | Table 11. | Diagnostic register | 20 | | Table 12. | Diagnostic register description | 20 | | Table 13 | Document revision history | | L5953 List of figures # **List of figures** | Figure 1. | Block diagram | 6 | |------------|---------------------------------------------------------------------------------|----| | Figure 2. | PIN connections | | | Figure 3. | AC testing input output waveforms | 12 | | Figure 4. | SPI clocking scheme | 13 | | Figure 5. | Output timing | 13 | | Figure 6. | Serial input timing | 13 | | Figure 7. | Linear regulators | 16 | | Figure 8. | Reset | 16 | | Figure 9. | Low voltage warning block diagram | 16 | | Figure 10. | HSD | 17 | | Figure 11. | PWM | 17 | | Figure 12. | SPI & IRQ | 17 | | Figure 13. | Write enable latch sequence | 22 | | Figure 14. | Test mode diagnostic procedure start (after a write enable latch sequence | 22 | | Figure 15. | Read the diagnostic registerCase1: after a test mode diagnostic procedure start | 22 | | Figure 16. | Diagnostic procedure start (after write enable latch sequence operation A) | 23 | | Figure 17. | Read the diagnostic RegisterCase2: after a diagnostic procedure start | 23 | | Figure 18. | Write the status register (after a write enable latch sequence operation A) | 23 | | Figure 19. | Read the status register | 23 | | Figure 20. | Block and application diagram | 25 | | Figure 21. | Block diagram and application with external Power MOS | 25 | | Figure 22. | PowerSO36 mechanical data and package dimensions | 29 | #### **Block diagram and electrical specifications** 1 Table 2. **Absolute maximum ratings** | Symbol | Parameter | Value | Unit | |--------------------|-----------------------------------------------------------------------|--------------------|------| | V | DC operating supply voltage | -0.6 to 30 | ٧ | | $V_{DD}$ | Transient supply over voltage (250ms) | 50 | V | | V <sub>SPI</sub> | Supply voltage for SPI I/O | -0.6 to 6 | V | | I <sub>O</sub> | Voltage regulator output current | Internally limited | | | V <sub>inlog</sub> | Input voltage (C, D, Q, \overline{S}, SYNC) | 0 to 6 | V | | RESR | Output capacitor series e.g. resistance (linear reg.) (allowed range) | From 0.2 to 10 | W | | T <sub>op</sub> | Operating temperature range | -40 to 85 | °C | | T <sub>stg</sub> | Storage temperature ranges | -55 to 150 | °C | | T <sub>j</sub> | Operative junction temperature | -40 to 150 | °C | Table 3. Thermal data | Symbol | Parameter | Value | Unit | |-----------------------|-------------------------------------|-------|------| | R <sub>thj-case</sub> | Thermal resistance junction to case | 1.7 | °C/W | FGND [ 36 ☐ ADJ S2 [ 2 35 ☐ VSTBY S1 [ 3 34 VSPI W2 4 33 STCAP $\overline{\text{W1}}$ 5 32 FB RES 6 31 COMP 30 СТ [ FBLR D [ 8 29 VIN 28 C [ 9 VLR Q [ 10 27 SYNC Ī □ 26 STRAP DGND [ 12 25 GATEOUT D02AU1345A 24 23 22 21 20 19 GATEIN VSW GND N.C. ☐ DRAINOUT □ VDD-SW Figure 2. PIN connections Table 4. PIN function IRQ [ N.C. HSD1 SWGND [ HSD2 VDD-LIN 13 14 15 16 17 18 | Table 4. | IN function | | |------------|-------------|---------------------------| | Pin number | Pin name | Function | | 1 | FGND | Analog ground | | 2 | S2 | Input voltage for LVW2 | | 3 | S1 | Input voltage for LVW1 | | 4 | W2 | LVW2 output | | 5 | W1 | LVW1 output | | 6 | RES | Reset | | 7 | СТ | Timing capacitor | | 8 | D | SPI serial input | | 9 | С | SPI clock | | 10 | Q | SPI serial output | | 11 | S | SPI chip select | | 12 | DGND | SPI ground | | 13 | IRQ | Interrupt | | 14 | HSD2 | HSD2 output | | 15 | VDD-LIN | Battery | | 16 | N.C. | Not connected | | 17 | HSD1 | HSD1 output | | 18 | SWGND | Switching ground | | 19 | VDD-SW | PWM battery | | 20 | DRAINOUT | Drain of the external MOS | Table 4. PIN function (continued) | Pin number | Pin name | Function | |------------|----------|-----------------------------------------------| | 21 | N.C. | Not connected | | 22 | GND | Ground | | 23 | VSW | Source of the external MOS | | 24 | GATEIN | Gate of the internal MOS | | 25 | GATEOUT | Switching output for power mos gate | | 26 | STRAP | Bootstrap | | 27 | SYNC | Synchronization | | 28 | VLR | REG2 linear voltage regulator output | | 29 | VIN | REG2 linear voltage regulator input | | 30 | FBLR | REG2 linear voltage regulator feedback | | 31 | COMP | PWM compensation | | 32 | FB | PWM feedback | | 33 | STCAP | ST-CAP | | 34 | VSPI | Supply voltage for SPI I/O | | 35 | VSTBY | REG1 stand-by linear voltage regulator output | | 36 | ADJ | 3.3V/5V REG1 voltage select | Table 5.Electrical characteristics $(T_{amb} = 25^{\circ}C, V_{DD} = 14.4V)$ | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | | |---------------------|------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|------|-------|------|------|--| | I <sub>Q,STBY</sub> | Quiescent current with regulators and high-side drivers off | W1, W2, RES, IRQ, not active;<br>REG2, HSD1, HSD2, PWM off;<br>S, C, D fixed at high/low logic<br>level | | | 100 | μΑ | | | T <sub>sd</sub> | Thermal shutdown junction temperature | | | 150 | | °C | | | SMPS.PWM | <b>SMPS.PWM</b> ( $T_{amb} = 25^{\circ}C$ , $V_{DD} = 14.4V$ , $V_{o} = 5V$ ; unless otherwise specified.) | | | | | | | | V <sub>o,min</sub> | Minimum output voltage | I <sub>o</sub> = 200mA | 2.4 | 2.5 | 2.6 | ٧ | | | V <sub>o,max</sub> | Maximum output voltage | I <sub>o</sub> = 200mA | 9.6 | 10 | 10.4 | V | | | Vref,PWM | Voltage reference | | | 1.275 | | V | | | V <sub>i</sub> | Input voltage range | $V_0 = 5V; I_0 = 0.5A$ | 6 | | 18 | V | | | ΔV <sub>o</sub> | Line regulation | I <sub>o</sub> = 0.5A | | | 100 | mV | | | ΔV <sub>o</sub> | Load regulation | $V_0 = 5V$ ; $I_0 = 0.2A$ to 0.5A | | | 50 | mV | | | M | Dropout voltage between Pin 19 | $I_0 = 0.5A, V_0 = 5V$ | | | 0.5 | V | | | V <sub>d</sub> | and Pin 23 | $I_0 = 1A, V_0 = 5V$ | | | 1 | ٧ | | | I <sub>Lim</sub> | Current limit | | 1.2 | | | Α | | Table 5.Electrical characteristics (continued) $(T_{amb} = 25^{\circ}C, V_{DD} = 14.4V)$ | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |-------------------------------|----------------------------------------------|----------------------------------------------------------------------------------------------|-------------|--------------|-------------|--------| | h | Efficiency | $f = 260kHz; I_0 = 0.5A$<br>$f = 400kHz; I_0 = 0.5A$ | | 90<br>86 | | %<br>% | | SVR | Supply voltage ripple rejection | $\Delta V_i = 1 Vrms;$<br>$f_{ripple} = 300 Hz; I_o = 0.4 A$ | | 50 | | dB | | Oscillator | | | | | | | | f <sub>1</sub> | Switching frequency | | 240 | 260 | 280 | kHz | | f <sub>2</sub> | Switching frequency | | 375 | 400 | 425 | kHz | | $\frac{\Delta f}{\Delta V_i}$ | Voltage stability of switching frequency | V <sub>DD</sub> = 8 to 18V | | Tbd | | % | | $\frac{\Delta f}{\Delta T_j}$ | Temperature stability of switching frequency | $T_j = -40$ °C to 85°C | | Tbd | | % | | Sync | | | | | | | | V <sub>IL</sub> | Low input voltage | | | | 0.8 | V | | V <sub>IH</sub> | High input voltage | | 2 | | | V | | V <sub>OL</sub> | Low output voltage | | | | 0.4 | V | | V <sub>OH</sub> | High output voltage | I <sub>SOURCE</sub> =1.5mA | 4 | | | V | | I <sub>SLAVE</sub> | Slave sink current | | | 100 | | μΑ | | $T_W$ | Output pulse width | | | 300 | | ns | | REG1 - 3.3\ | //5V STBY linear voltage regulator | • | | | | | | V <sub>STBY</sub> | Output voltage | no load; ADJ pin = open<br>no load; ADJ pin = VSTBY pin | 4.9<br>3.20 | 5<br>3.3 | 5.1<br>3.4 | V<br>V | | $\Delta V_{line}$ | Line regulation | no load; 7 < Vdd < 26V | | 5 | 50 | mV | | $\Delta V_{load}$ | Load regulation | 5mA < I <sub>o</sub> < 250mA | | 12 | 80 | mV | | V <sub>dropout</sub> | V <sub>STCAP</sub> - V <sub>STBY</sub> | I <sub>o</sub> = 100mA, V <sub>o</sub> = 5V<br>I <sub>o</sub> = 100mA, V <sub>o</sub> = 3.3V | | 0.36<br>0.47 | 0.5<br>0.65 | V | | I <sub>lim</sub> | Current limit | Out short to GND | 300 | | | mA | | SVR | Supply voltage rejection | $\Delta V_{DD} = 1 Vrms$ : f = 300Hz<br>I <sub>o</sub> = 250mA | | 55 | | dB | | REG2 - Line | ear voltage regulator 1.5V to 3.3V | 1 | 1 | | 1 | | | | | no load; $4.75 \le V_{IN} \le 16V$ ; $1+ (R5/R6) = 2.588$ | 3.2 | 3.3 | 3.4 | .,, | | $V_{LR}$ | Linear regulator output voltage | no load; $3.135 \le V_{IN} \le 16V$ ; $1 + (R5/R6) = 1.176$ | 1.45 | 1.5 | 1.55 | V | | | | <u>I</u> | _1 | 1 | 1 | l | Table 5.Electrical characteristics (continued) $(T_{amb} = 25^{\circ}C, V_{DD} = 14.4V)$ | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |------------------------|----------------------------|--------------------------------------------------------------------------------------------------------------------------------|-------|-----------------------------|-------|------| | V | Input voltage | $I_{O} = 150 \text{mA}$<br>1.5V \le V_{LR} \le 2V | 3.135 | | 16 | V | | V <sub>IN</sub> | input voitage | $I_O = 300 \text{mA}$<br>1.5V $\leq V_{LR} \leq 3.3 \text{V}$ | 4.75 | | 16 | V | | $\Delta V_{load}$ | Load regulation | $5\text{mA} \leq I_O \leq 300\text{mA}$ $4.75\text{V} \leq V_{IN} \leq 16\text{V}; \ 1.5\text{V} \leq V_{LR} \leq 3.3\text{V}$ | | 12 | | mV | | $\Delta V_{line}$ | Line regulation | no load; $4.75V \leq V_{IN} \leq 16V; \ 1.5V \leq V_{LR} \leq 3.3V$ | | 1 | | mV | | V <sub>ref,REG2</sub> | Voltage reference | | | 1.275 | | V | | I <sub>Lim</sub> | Current limit | Out short to ground | 400 | | | mA | | CVD | Complementario | $V_{IN} = 5Vdc, 0.5Vacpp, 300Hz$<br>$I_O = 300mA; 1.5V \le V_{LR} \le 3.3V$ | | 55 | | dB | | SVR | Supply voltage rejection | $V_{IN} = 3.3 V dc$ , 0.5 Vacpp, 300Hz<br>$I_O = 150 mA$ ; $1.5 V \le V_{LR} \le 2 V$ | | 55 | | dB | | HSD1 | | | | | | | | V <sub>sat, peak</sub> | Saturation voltage | I <sub>O</sub> = 0.5A | | | 350 | mV | | I <sub>lim</sub> | Current limit | | 600 | | | mA | | L <sub>load</sub> | Load inductance | | | | 100 | mH | | HSD2 | | | | ľ | | | | V <sub>sat, peak</sub> | Saturation voltage | I <sub>O</sub> = 0.2A | | | 300 | mV | | I <sub>lim</sub> | Current limit | | 300 | | | mA | | L <sub>load</sub> | Load inductance | | | | 100 | mH | | Voltage war | ning | | | ľ | | | | V <sub>st</sub> | Sense low threshold | | 1.245 | 1.275 | 1.305 | V | | V <sub>sth</sub> | Sense threshold hysteresis | | 35 | 45 | 60 | mV | | V <sub>SL</sub> | Sense output low voltage | I <sub>o</sub> = 1mA | | | 0.4 | V | | I <sub>SH</sub> | Sense output leakage | $V_W = 5V; V_{SI} \ge 1.5V$ | | | 10 | μΑ | | I <sub>SI</sub> | Sense input current | V <sub>SI</sub> =5V | | 1 | | μА | | Reset | • | • | | • | | | | V <sub>RT</sub> | Reset threshold voltage | | | 0.95 x<br>V <sub>STBY</sub> | | V | | V <sub>RTH</sub> | Reset threshold hysteresis | | | 0.02 x<br>V <sub>STBY</sub> | | V | | V <sub>RL</sub> | Reset output voltage | $I_0 = 1 \text{mA}$ | | | 0.4 | V | 10/31 Table 5.Electrical characteristics (continued) $(T_{amb} = 25^{\circ}C, V_{DD} = 14.4V)$ | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |-------------------|-------------------------------------------------------|---------------------|------|----------------------------|------|------| | I <sub>RH</sub> | Reset output leakage | $V_{RT} = V_{STBY}$ | | | 10 | μΑ | | V <sub>CTth</sub> | Delay comparator threshold | | | 0.5 x<br>V <sub>STBY</sub> | | | | V <sub>CThy</sub> | Delay comparator threshold hysteresis | | | 180 | | mV | | I <sub>CT1</sub> | Timing capacitor output source current | | | 7.5 | | μА | | R <sub>CT2</sub> | Timing capacitor output pull-down equivalent resistor | | | 150 | | Ω | #### Table 6. Diagnostic parameters | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |----------------|--------------------------------------------------------------------------|----------------------------------------------------------------------|------|------|------|------| | HSD1W1 | High side driver 1 overcurrent warning activation | | | 1 | | Α | | HSD1W2 | High side driver 1 open load warning activation | HSD1 output voltage in test mode | | 3 | | V | | HSD1W2<br>TEST | High side driver 1 v <sub>dd</sub> short warning activation in test mode | HSD1 in test mode<br>measure V <sub>VDD-LIN</sub> -V <sub>HSD1</sub> | 1 | 1.5 | 2 | V | | HSD2W1 | High side driver 2 overcurrent warning activation | | | 0.5 | | Α | | HSD2W2 | High side driver 2 open load warning activation | HSD2 output voltage in test mode | | 3 | | > | | HSD2W3 | High side driver 2 v <sub>dd</sub> short warning activation in test mode | HSD2 in test mode<br>measure V <sub>VDD-LIN</sub> -V <sub>HSD1</sub> | 1 | 1.5 | 2 | ٧ | | THW | Thermal warning activation | | | 145 | | °C | | IRQ - Interru | pt request pin | | | | | | | IRQ-L | IRQ low voltage | I <sub>o</sub> = 1mA | | | 0.4 | V | | IRQ-H | IRQ leakage | V <sub>irq</sub> = 5V | | | 1 | μΑ | Table 7. SPI interface | Symbol | Alt | Parameter | Test conditions | Min. | Max. | Unit | |------------------|------------------------------------------|--------------------------------|--------------------------------|------|------|------| | Recommend | Recommended DC operating voltage | | | | | | | V <sub>SPI</sub> | | Supply voltage for SPI I/O | pply voltage for SPI I/O 3 5.5 | | | | | Input parame | Input parameters (Tamb = 25°C, f = 1MHz) | | | | | | | C <sub>IN</sub> | | Input capacitance (D) 8 | | pF | | | | C <sub>IN</sub> | | nput capacitance (others pins) | | 6 | pF | | | t <sub>LPF</sub> | | nput signal pulse width 10 | | | 10 | ns | Table 7. SPI interface (continued) | Symbol | Alt | Parameter | Test conditions | Min. | Max. | Unit | |-------------------|------------------|---------------------------------------------------------------------------|----------------------------------------------------------------|---------------------|---------------------|----------| | DC characte | ristics (T | <sub>amb</sub> = -40 to 85°C, V <sub>SPI</sub> = 3V to 5.5V) | | | | | | I <sub>LI</sub> | | Input leakage current | | | 5 | μΑ | | I <sub>LO</sub> | | Output leakage current | | | ±2 | μΑ | | V <sub>IL</sub> | | Input low voltage | | -0.3 | 0.3V <sub>SP</sub> | V | | V <sub>IH</sub> | | Input high voltage | | 0.7V <sub>SPI</sub> | V <sub>SPI</sub> +1 | V | | V <sub>OL</sub> | | Output low voltage | I <sub>OL</sub> = 2mA | | 0.2V <sub>SPI</sub> | V | | V <sub>OH</sub> | | | I <sub>OH</sub> = -2mA | 0.8V <sub>SPI</sub> | | V | | AC characte | ristics (Ta | $amb = -40 \text{ to } 85^{\circ}\text{C}, V_{SPI} = 3V \text{ to } 5.5V$ | | | | | | t <sub>SCLH</sub> | t <sub>SU</sub> | S setup time | | 50 | | ns | | t <sub>CLSH</sub> | t <sub>SH</sub> | S hold time | | 50 | | ns | | t <sub>CH</sub> | t <sub>WH</sub> | Clock high time | | 200 | | ns | | t <sub>CL</sub> | t <sub>WL</sub> | Clock low time | | 300 | | ns | | t <sub>CLCH</sub> | t <sub>RC</sub> | Clock rise time | | | 1 | μS | | t <sub>CHCL</sub> | t <sub>FC</sub> | Clock fall time | | | 1 | μS | | t <sub>DVCH</sub> | t <sub>DSU</sub> | Data In setup time | | 50 | | ns | | t <sub>CHDX</sub> | t <sub>DH</sub> | Data In hold time | | 50 | | ns | | t <sub>DLDH</sub> | t <sub>RI</sub> | Data In rise time | | | 1 | μS | | t <sub>DHDL</sub> | t <sub>FI</sub> | Data in fall time | | | 1 | μS | | t <sub>SHSL</sub> | t <sub>CS</sub> | S deselect time | 4.5V < V <sub>SPI</sub> < 5.5V<br>3V < V <sub>SPI</sub> < 4.5V | 200<br>250 | | ns<br>ns | | t <sub>SHQZ</sub> | t <sub>DIS</sub> | Output disable time | | | 150 | ns | | t <sub>QVCL</sub> | t <sub>V</sub> | Clock low to output valid | | | 250 | ns | | t <sub>CLQX</sub> | t <sub>HO</sub> | Output hold time | | 0 | | ns | | t <sub>QLQH</sub> | t <sub>RO</sub> | Output rise time | | | 100 | ns | | t <sub>QHQL</sub> | t <sub>FO</sub> | Output fall time | | | 100 | ns | Figure 3. AC testing input output waveforms Figure 4. SPI clocking scheme Figure 5. Output timing Figure 6. Serial input timing # 2 Functional description ### 2.1 REG1 stand-by regulator The stand-by regulator (*Figure 7.*) output voltage can be 5V or 3.3V. It is externally selectable by means of the ADJ pin: - leaving the ADJ pin open, the output voltage is 5V; - connecting the ADJ pin to the Vstby pin the output voltage becomes 3.3V. This regulator is supplied by STCAP pin and provide the reset information. It has a current protection which limits the maximum allowable output current. #### 2.2 Reset The RES pin (*Figure 8*.) is an open collector that is activated (that is forced to zero) when the stand-by regulator is not in regulation (including thermal shutdown and faults). The indication that REG1 is in regulation is delayed by a time set up by the external capacitor CT. When the $\overline{RES}$ is switched on, HSD1, HSD2, REG2, PWM are turned off and until the $\overline{RES}$ is forced to zero only the REG1 and low Voltage Warnings are active. ## 2.3 Low voltage warning This circuit is able to sense two different voltages through external resistors to increase the overall flexibility. (*Figure 9.*) If S1 pin voltage is higher than Vst, the output of mos M1 is off: $\overline{\text{W1}}$ is floating and can be pulled up by an external resistor. If S1 pin voltage goes down and becomes lower than Vst, the mos M1 is turned on and forces $\overline{\text{W1}}$ to zero. The same thing happens for S2 - $\overline{\text{W2}}$ . The outputs $\overline{W1}$ and $\overline{W2}$ can be connected together to get a single output. # 2.4 REG2 linear voltage regulator REG2 is a linear voltage regulator (*Figure 7*.) with a dedicated supply pin VIN. The output voltage (between 1.5V and 3.3V) is fixed by an external divider. It can be turned on/off by SPI. It has a current protection which limits the maximum allowable output current. # 2.5 High side drivers Two high-side driver (*Figure 10*.) with charge pump controlled by SPI are available inside L5953. They are protected against short to ground: the short circuit protection limits the maximum output current. A diagnostic procedure is available to detect open load, short to battery and overcurrent. Open load and short to battery can be reveal only in test mode while overcurrent is active only during normal operation of the device. (see 4.2 on page 18) ## 2.6 PWM step down voltage regulator The switching regulator (*Figure 11*.) inside the L5953 is a voltage control mode (also known as a direct duty cycle) Buck regulator: the error signal coming from the error amplifier is compared with a sawtooth to set on and off times of the power switch. The feedforward control is introduced to get a quickly response to input voltage changes: the sawtooth has a fixed frequency and an amplitude variable with the battery voltage. Continuous mode operation is recommended in order to reduce the stress of the output capacitor and of the free-wheeling diode. #### 2.6.1 Error amplifier and compensation network The error amplifier (EA) is a voltage amplifier whose non-inverting input is fixed to the reference voltage (1.275V bandgap voltage) and whose inverting input and output are externally available for feedback and frequency compensation. # 3 Internal pin connections Figure 7. Linear regulators Figure 8. Reset Figure 9. Low voltage warning block diagram. Figure 10. HSD Figure 11. PWM Figure 12. SPI & IRQ SPI interface L5953 ## 4 SPI interface ### 4.1 Signals description The SPI interface available inside L5953 is able to work both in Mode 0 and Mode 3. **Serial output (Q).** The output pin is used to transfer data serially out of the L5953. Data is shifted out on the falling edge of the serial clock. **Serial input (D).** The input pin is used to transfer data serially into the device. It receives instructions, addresses, and data to be written. Input is latched on the rising edge of the serial clock. **Serial clock (C)**. The serial clock provides the timing of the serial interface. Instructions, addresses, or data present at the input pin are latched on the rising edge of the clock input, while data on the Q pin changes after the falling edge of the clock input. Chip select $(\overline{S})$ . This input is used to select the L5953. The chip is selected by a high to low transition on the $\overline{S}$ pin. At any time, the chip is deselected by a low to high transition on the $\overline{S}$ pin. As soon as the chip is deselected, the Q pin is at high impedance state. The pin allows multiple L5953 to share the same SPI bus. After power up, the chip is at the deselect state. SPI Input/Output are supplied by an external supply voltage VSPI while the core is supplied by the stand-by regulator VSTBY. The SPI is reset by an internal signal whose buffered version is RES. (See *Figure 12*.) ### 4.2 Operations All instructions, addresses and data are shifted in and out of the chip MSB first. Data input (D) is sampled on the first rising edge of clock (C) after the chip select $(\overline{S})$ goes low. Prior to any operation, a one-byte instruction code must be entered in the chip. This code is entered in the chip. This code is entered via the data input (D), and latched on the rising edge of the clock input (C). To enter an instruction code, the product must have been previously selected $(\overline{S} = low)$ . Table 1 shows the instruction set and format for device operation. An invalid instruction (one not contained in table 1) leaves the chip as previously selected. # 4.3 Write enable (WREN and write disable (WRDI)) The L5953 contains a write enable latch. This latch must be set prior to every WRITE operation. The WREN instruction will set the latch and the WRDI instruction will reset the latch. The latch is reset under all the following conditions: - Power on - WRDI instruction executed As soon as the WREN or WRDI instruction is received by the L5953, the circuit executes the instruction and enters a wait mode until it is deselected. L5953 SPI interface Table 8. Instruction set | Instruction | Description | Instruction Format | |-------------|--------------------------|--------------------| | WREN | Set write enable latch | 00000110 | | WRDI | Reset write enable latch | 00000100 | | WSTA | Write status register | 0000010 | | RDIA | Read diagnostic register | 00000101 | | RSTA | Read status register | 0000011 | Table 9. Status register | s15 | s14 | s13 | s12 | s11 | s10 | s9 | s8 | <b>s</b> 7 | s6 | s5 | s4 | s3 | s2 | s1 | s0 | |----------|----------|----------|-----|-----|--------------|-----|-----|------------|-----|-----|-----|-----|-----|--------------|---------------| | REG<br>2 | HSD<br>1 | HSD<br>2 | TBD | TBD | PWM<br>freq. | PWM | TBD Test<br>mode | START<br>DIAG | Table 10. Status register description | Table 10. | Status register descrip | HOH | | |-----------|-------------------------------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | 0 | 1 | | s15 | REG2 linear voltage regulator 1.5 to 3.3V | Regulator off | Regulator on | | s14 | High side driver 1 | HSD1 off | HSD1 on | | s13 | High side driver 2 | HSD2 off | HSD2 on | | s12 | TBD | | | | s11 | TBD | | | | s10 | PWM switching frequency | 260kHz | 400kHz | | s9 | PWM voltage regulator | PWM1 off | PWM1 on | | s8 | TBD | | | | s7 | TBD | | | | s6 | TBD | | | | s5 | TBD | | | | s4 | TBD | | | | s3 | TBD | | | | s2 | TBD | | | | s1 | Test mode | Test mode off | Test mode on <sup>(1)</sup> | | s0 | Diagnostic | Diagnostic off | Starts the diagnostic procedure: - in test mode if s1=1; - during normal operation if s1=0 If s1=0 and s0=1, must be s14 = 1 (HSD1 ON) and s13=1 (HSD2 ON) | <sup>1.</sup> In this case the bits s15 - s2 are internally set to 0 (regulators and high side drivers are in off condition) SPI interface L5953 Table 11. Diagnostic register | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | |-----------|--------|--------|--------|--------|--------|--------|-----| | Test mode | HSD1W1 | HSD1W2 | HSD1W3 | HSD2W1 | HSD2W2 | HSD2W3 | THW | Table 12. Diagnostic register description | | | 0 | 1 | |----|-----------------|------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------| | d7 | Test mode | The diagnostic register is referred to a test performed during the normal working of the L5953 | The diagnostic register is referred to a test performed in Test mode | | d6 | HSD1W1 | If d7=0: HSD1 in<br>normal condition;<br>If d7=1: bit value<br>meaningless | If d7=0: HSD1 is in overcurrent If d7=1: bit value meaningless | | d5 | HSD1W2 | If d7=0: bit value<br>meaningless;<br>If d7=1: HSD1 in<br>normal condition | If d7=0: bit value<br>meaningless<br>If d7=1: an open load is<br>present on HSD1 | | d4 | HSD1W3 | If d7=0: bit value<br>meaningless;<br>If d7=1: HSD1 in<br>normal condition | If d7=0: bit value<br>meaningless<br>If d7=1: HSD1 is<br>shorted to the supply<br>voltage VDD | | d3 | HSD2W1 | If d7=0: HSD1 in<br>normal condition;<br>If d7=1: bit value<br>meaningless | If d7=0: HSD2 is in overcurrent; If d7=1: bit value meaningless | | d2 | HSD2W2 | If d7=0: bit value<br>meaningless<br>If d7=1: HSD2 in<br>normal condition | If d7=0: bit value<br>meaningless<br>If d7=1: an open load is<br>present on HSD2 | | d1 | HSD1W3 | If d7=0: bit value<br>meaningless<br>If d7=1: HSD2 in<br>normal condition; | If d7=0: bit value<br>meaningless<br>If d7=1: HSD1 is<br>shorted to the supply<br>voltage VDD | | d0 | Thermal warning | Normal condition | Over temperature protection activated(Tj>150°C) | # 5 Summary of the main operations ## 5.1 Operation A - Test mode diagnostic procedure start - 1) WREN instruction (Figure 13.) - 2) WSTA instruction (Figure 14.) ### 5.2 Operation B Read the diagnostic register Case1: after a test mode diagnostic procedure start - 1) RDIA instruction (*Figure 15.*) - 2) Diagnostic register output (Figure 15.) Note: An operation B must follow an operation A. The delay between the end of the operations A to the start of the operations B must be longer than $100\mu$ S ## 5.3 Operation C - Write the status register - 1) WREN instruction (Figure 13.) - 2) WSTA instruction (Figure 18.) ## 5.4 Operation D - Read the status register - 1) RSTA instruction (Figure 19.) - 2) Status Register output (Figure 19.) # 5.5 Operation E - Diagnostic procedure start - 1) WREN instruction (Figure 13.) - 2) WSTA instruction (Figure 16.) # 5.6 Operation F Read the diagnostic register Case 2: after a diagnostic procedure start - 1) RDIA instruction (Figure 17.) - 2) Diagnostic register output (*Figure 17.*) An operation F must follow an operation E, if the IRQ pin is not activated. The delay between Operation E and Operation F must be longer than $100\mu s$ . To be recognized, the fault must be present without interruptions, during all the delays mentioned. After an Operation F, the bit s0 of the status register is reset (0) ## 5.7 Operation G Write operation disabled 1) WRDI instruction (*Table 8.*) ## 5.8 Operation H - Read the diagnostic register case 3: after an IRQ pin activation - 1) RDIA instruction (Figure 17.) - 2) Diagnostic register output (Figure 17.) The delay between the IRQ activation and operation F must be longer than 100 µs Figure 14. Test mode diagnostic procedure start (after a write enable latch sequence) Figure 15. Read the diagnostic registerCase1: (after a test mode diagnostic procedure start) Figure 16. Diagnostic procedure start (after write enable latch sequence operation A) **Figure 17. Read the diagnostic RegisterCase2:** during the normal working of the L5953 (after a diagnostic procedure start, see *Figure 16*) Figure 18. Write the status register (after a write enable latch sequence operation A) Figure 19. Read the status register ## 5.9 IRQ - Interrupt request pin - It is an open drain pin activated (low) every time a variation occurs in the diagnostic register. - Purpose: to alert the $\mu P$ that one or more warning bit of the diagnostic register has changed from 0 to 1 or from 1 to 0. - An activation of this pin puts the bit s0 of the status register to 1 (start diagnostic) like an operation e (diagnostic procedure start). Then an operation F has to be executed without an operation E before. - After an operation F, the IRQ pin is deactivated, and goes to 1 if connected to a pull-up resistor. L5953 **Application note** #### **Application note** 6 Figure 20. Block and application diagram Figure 21. Block diagram and application with external power MOS Application note L5953 | Part list | on evaluation | board | |-----------|---------------|-------| |-----------|---------------|-------| | C1 = 470 μF | C2 = 220 nF | C3 = 470 μF | C4 = 10 μF | C5 = 1 μF | C6 = 100 nF | |-------------------------------|-------------------------------------|--------------------------|-------------|----------------------------|-------------| | $C7 = 470 \mu F$<br>ESR=65 mΩ | C8 = 56nF | C9 = 2.7 nF | C10 = 10 μF | C11 = 4.7 nF | | | R1 = 2.2 kΩ | R2 = 2 x 1.5 k $\Omega$ in parallel | R3 = 10 kΩ | R4 = 220 kΩ | $R5 = 3.3 \text{ k}\Omega$ | R6 = 1 kΩ | | L1 = 180 μH | | D1 = 1N4007 or<br>MBR160 | D2 = MBR360 | | | ### 6.1 REG1 output voltage V<sub>STBY</sub> = 5V if pin ADJ left floating $V_{STBY} = 3.3V$ if pin ADJ is connected to the pin $V_{STBY}$ Timing capacitor The value for this capacitor has to be chosen according the wanted power-on delay T<sub>d</sub>: $$C11 = \frac{I_{CT1} \cdot T_d}{(0.5 \cdot V_{STBY}) + V_{CTLHy}}$$ where $I_{CT1}$ is the source current used to charge the timing capacitor and $V_{STBY}$ is the REG1 output voltage. #### 6.2 Feedback resistors for REG2 $$R5 = R6 \cdot \left( \frac{V_{LR}}{V_{ref, REG2}} - 1 \right)$$ where VLR is the required output voltage for REG2. ## 6.3 External components for PWM regulator #### 6.3.1 Bootstrap capacitor The suggested value for the bootstrap capacitor is C6 = 100nF Here following you find the criteria for the selection of the inductor L1, the free-wheeling diode D2, the output filter capacitor C7, the feedback resistor R1, R2 and the compensation network R3, C8, R4, C9 to have a Buck regulator working in continuous mode. Continuous mode operation is recommended in order to reduce the stress of the output capacitor and of the free-wheeling diode. #### 6.3.2 Inductor selection The minimum value of the inductor L7 has to be so that the maximum inductor current ripple $\Delta I_{L,max}$ is 20% to 30% of the maximum load current load $I_{o,max}$ . The maximum ripple is present when the switching frequency is minimum ( $f_{sw,min}$ ) and the input voltage is maximum ( $V_{in,max}$ ) so the minimum value for the inductor $L_{min}$ is: L5953 Application note $$L_{min} = \frac{V_{O}}{\Delta I_{L, max}} \cdot \left[ 1 - \frac{V_{O}}{V_{i, max}} \right] \cdot \frac{1}{f_{sw, min}}$$ ### 6.3.3 Output capacitor selection The criteria for the selection of the capacitor C7 is based on the output voltage ripple requirements. The ripple on the output voltage is due to a capacitive contribute, often negligible, equal to $$\Delta V_{c} = \frac{\Delta I_{L, max}}{8 \cdot C7 \cdot f_{sw, min}}$$ and a resistive contribute given by the ESR of the capacitor and which is equal to $$\Delta V_{ESR} = ESR \cdot \Delta I_{L, max}$$ $\Delta$ VC fixes the value for C7 while $\Delta$ VESR limits the ESR of the capacitor.Usually the capacitor is chosen so that the total ripple on the output regulated voltage Vo is equal to 1% of the value of Vo. If V<sub>ripple</sub> is the maximum allowed voltage ripple on Vo then it should result: $$V_{ripple} \ge \sqrt{\Delta V_c^2 + \Delta V_{ESR}^2}$$ More often the minimum value of C7 is imposed by other considerations such as to get a good dynamic behavior of the output voltage in case of large load variations. # 6.4 Free-wheeling diode The diode must withstand an average current Id equal to $I_{lim}$ (1- $I_{lim}$ ) where $I_{lim}$ is the current of intervention of the short circuit protection and $I_{min}$ is the minimum duty cycle. As $I_{min}$ is very low, the current Id can be assumed equal to $I_{lim}$ . # 6.5 Compensation network In continuous mode, the voltage controlled buck converter shows two poles due to the output LC filter and one zero due to the ESR of the output capacitor. The suggested compensation network introduces two zeros and two poles: - the zeros compensate the double poles of the LC filter - one pole compensates the zero due to ESR of the output capacitor the second pole is nominally located in the origin which means an infinite gain at frequency null. In the reality the DC value of the closed loop gain can not be greater than the DC value of the EA open loop gain and the pole is located at very low frequency. The values for the components of the compensation network can be fixed when the inductor L1 and the output capacitor C7 are chosen. The necessary steps are: 5/ **Application note** L5953 1. Fix the cross-over frequency $f_{\mbox{\scriptsize C}}$ of the overall loop gain. Usually: $$f_c = 0.1 \cdot f_{sw.min}$$ where $f_{\text{sw,min}}$ is the minimum switching frequency 2. Calculate the high frequency error amplifier gain $$G_c = 0.25 \cdot f_c \cdot 2 \cdot \pi \cdot \frac{L1}{ESR}$$ 3. Chose R3 and calculate $$C8 = 2 \cdot \frac{\sqrt{L1 \cdot C7}}{B3}$$ $C8 = 2 \cdot \frac{\sqrt{L1 \cdot C7}}{R3}$ The value for R3 has not to be very high (for example 10K $\Omega$ ) so to limit the error due to an error amplifier input offset current. 4. Calculate $$R_{p} = \frac{R3}{\left(\frac{2}{ESR} \cdot \sqrt{\frac{L1}{C7}}\right) - 1}$$ $$R1 = R_p \cdot \frac{V_O}{V_{ref, PWM}}$$ $$R2 = \frac{R_p}{1 - \frac{V_{ref,PWM}}{V_O}}$$ 5. Finally calculate $$R4 = G_C \cdot R1$$ and $$C9 = 2 \cdot \frac{\sqrt{L1 \cdot C7}}{R4}$$ L5953 Package information # 7 Package information In order to meet environmental requirements, ST offers these devices in ECOPACK® packages. These packages have a lead-free second level interconnect. The category of second level interconnect is marked on the package and on the inner box label, in compliance with JEDEC standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com. Figure 22. PowerSO36 mechanical data and package dimensions 5/ Revision history L5953 # 8 Revision history Table 13. Document revision history | Date | Revision | Changes | |-------------|----------|----------------------------------------| | 25-Mar-2003 | 1 | Initial release. | | 04-Sep-2007 | 2 | Layout changes and text mofifications. | #### Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2007 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com