

♦ STRUCTURE Silicon Monolithic Integrated Circuit

♦ PRODUCT 1,024 × 8 bit Electrically Erasable PROM

♦PART NUMBER BU9832GUL—W

♦ PHYSICAL DIMENSION Fig.1 (Plastic Mold)

♦BLOCK DIAGRAM Fig.2

♦ USE General purpose

♦ FEATURES • 1,024 words × 8 bits architecture serial EEPROM

•Wide operating voltage range (1.8V~5.5V)

• Serial Peripheral Interface (CPOL,CPHA)=(0.0),(1.1)

·Self-timed write cycle with automatic erase

Low power consumption

Write (5V): 1.5mA (Typ.) Read (5V): 0.5mA (Typ.) Standby (5V): 0.1  $\mu$  A(Typ.)

·Auto-increment of registers address for Read mode

•32 byte Page Write mode

DATA security

Defaults to power up with write-disabled state Software instructions for write-enable/disable Write status register protect feature (WPB pin) Block writes protection by status register

Write inhibit at low VCC

•WL-CSP package ---- VCSP50L2

· High reliability fine pattern CMOS technology

Initial data FFh in all address and 00h in status register

Data retention : 40 years

•Endurance : 1,000,000 erase/write cycles

# ♦ ABSOLUTE MAXIMUM RATING (Ta=25°C)

| Parameter             | Symbol | Rating           |         | Unit |
|-----------------------|--------|------------------|---------|------|
| Supply Voltage        | VCC    | -0.3~6.5         |         | ٧    |
| Power Dissipation     | Pd     | VCSP50L2 220     |         | mW   |
| Storage Temperature   | Tstg   | −65 <b>~</b> 125 |         | °C   |
| Operating Temperature | Topr   | <b>-40∼85</b>    |         | °C   |
| Terminal Voltage      | _      | -0.3~\           | /CC+0.3 | V    |

<sup>\*</sup>Degradation is done at 2.2mW/°C for operation above 25°C



# ♦ RECOMMENDED OPERATING CONDITION

| Parameter      | Symbol | Rating  | Unit |
|----------------|--------|---------|------|
| Supply Voltage | Vcc    | 1.8~5.5 | ٧    |
| Input Voltage  | VIN    | 0∼Vcc   | ٧    |

 $\triangle$ DC OPERATING CHARACTERISTICS (Unless otherwise specified Ta=-40~85°C, VCC=1.8~5.5V)

| Parameter               | Symbol | Specification |      |                                                   |      |                                                                                  |
|-------------------------|--------|---------------|------|---------------------------------------------------|------|----------------------------------------------------------------------------------|
| Faranietei              | Symbol | Min.          | Тур. | Max.                                              | Unit | test condition                                                                   |
| "H" Input Voltage1      | VIH1   | 0.7×Vcc       | -    | Vcc+0.3                                           | ٧    | 1.8V≦Vcc≦5.5V                                                                    |
| "L" Input Voltage1      | VIL1   | -0.3          | _    | 0.3×Vcc                                           | ٧    | 1.8V≦Vcc≦5.5V                                                                    |
| "L" Output Voltage1     | Vol1   | 0             | _    | 0.4                                               | ٧    | IOL=2.1mA, 2.5V≦Vcc≦5.5V                                                         |
| "L" Output Voltage2     | Vol2   | 0             | _    | 0.2                                               | ٧    | IOL=100 μ A, 1.8V≦Vcc<2.5V                                                       |
| "H" Output Voltage1     | Vон1   | Vcc-0.5       | _    | Vcc                                               | ٧    | IOH=−0.4mA (2.5V≦Vcc≦5.5V)                                                       |
| "H" Output Voltage2     | Voh2   | Vcc-0.2       | _    | Vcc                                               | ٧    | IOH=-100 μ A (1.8V≦Vcc<2.5V)                                                     |
| Input Leakage Current   | ILI    | -1            | _    | 1                                                 | μΑ   | Vin=0V∼Vcc                                                                       |
| Output Leakage Current  | ĪLO    | -1            | -    | 1                                                 | μΑ   | Vouт=0V∼Vcc, CSB=Vcc                                                             |
|                         | Icc1   | _             | _    | 1.0                                               | mA   | Vcc=1.8V, fSCK=2MHz, tE/W=5ms<br>Byte Write, Page Write<br>Write Status Register |
| Operating Current Write | Icc2   | -             | _    | 2.0                                               | mA   | Vcc=2.5V, fSCK=5MHz, tE/W=5ms Byte Write, Page Write Write Status Register       |
|                         | Icc3   | -             | _    | 3.0                                               | mA   | Vcc=5.5V, fSCK=5MHz, tE/W=5ms Byte Write, Page Write Write Status Register       |
|                         | Icc3   | _             | _    | 1.5                                               | mA   | Vcc=2.5V, fSCK=5MHz<br>Read, Read Status Register                                |
| Operating Current Read  |        |               | mA   | Vcc=5.5V, fSCK=5MHz<br>Read, Read Status Register |      |                                                                                  |
| Standby Current         | Isв    | _             | _    | 2.0                                               | μΑ   | Vcc=5.5V, CS=HOLD=WP=Vcc,<br>SCK=SI=Vcc or GND, SO=OPEN                          |

OThis product is not designed for protection against radioactive rays.

# $\bigcirc$ MEMORY CELL CHARACTERISTICS(Ta=25 $^{\circ}$ C, Vcc=1.8 $^{\circ}$ 5.5V)

| Б                    |           | 11. 1 |      |       |
|----------------------|-----------|-------|------|-------|
| Parameter            | Min.      | Тур.  | Max. | Unit  |
| Write/Erase Cycle ※1 | 1,000,000 | _     | _    | Cycle |
| Data Retention ※1    | 40        | _     | _    | Year  |

♦ Input/Output Capacitance (Ta=25°C frequency=5MHz)

| Parameter             | Symbol           | Condition             | Min. | Max. | Unit |
|-----------------------|------------------|-----------------------|------|------|------|
| Input Capacitance ※1  | $C_{IN}$         | $V_{IN}$ =GND         | _    | 8    | pF   |
| Output Capacitance ※1 | C <sub>OUT</sub> | V <sub>OUT</sub> =GND | _    | 8    | pF   |

**%1:Not 100% Tested** 





Fig.1 PHYSICAL DIMENSION



#### **♦PIN CONFIGURATION**



# **♦PIN CONFIGURATION**



Fig-3 BU9832GUL-W (bottom view)

# ◇PIN NAME

| Land No. | PIN NAME  | I/O | FUNCTION                                                                                                                                |
|----------|-----------|-----|-----------------------------------------------------------------------------------------------------------------------------------------|
| A1       | WP        | IN  | Write Protect Input When WPEN bit is high in status register, WP input pin become active and is able to inhibit "Write Status Register" |
| A2       | GND       | _   | Ground (0V)                                                                                                                             |
| A3       | SI        | IN  | Start Bit, Op.code, Address, Serial Data Input                                                                                          |
| B1       | so        | OUT | Serial Data Output                                                                                                                      |
| В3       | SCK       | IN  | Serial Data Clock Input                                                                                                                 |
| C1       | <u>cs</u> | IN  | Chip Select Control                                                                                                                     |
| C2       | Vcc       | _   | Power Supply                                                                                                                            |
| C3       | HOLD      | IN  | Hold Input Hold Input is able to suspend data transmission for a time.                                                                  |



# **♦**SYNCHRONOUS DATA TIMING



Fig.4 DATA INPUT TIMING

SI data is latched into the chip at the rising edge of SCK clock.

Address and data must be transferred from MSB.



Fig.5 INPUT AND OUTPUT TIMING

SO data toggles at the falling edge of SCK clock. Output data toggles from MSB.



# **AC** Condition

| Development                                   | Ck - l |               | Unit |     |      |
|-----------------------------------------------|--------|---------------|------|-----|------|
| Parameter                                     | Symbol | MIN           | TYP  | MAX | Unit |
| Load Capacitance 1                            | CL1    | _             | _    | 100 | pF   |
| Load Capacitance 2                            | CL2    | _             | _    | 30  | pF   |
| Input Rise times                              | _      | _             | _    | 50  | ns   |
| Input Fall times                              | -      | _             | _    | 50  | ns   |
| Input Pulse Voltage                           | _      | 0.2Vcc/0.8Vcc |      |     | V    |
| Input and Output<br>Timing Reference Voltages | -      | 0.3Vcc/0.7Vcc |      |     | V    |



♦AC OPERATING CHARACTERISTICS (Ta=-40~85°C)

\*Load capacitance1 C<sub>11</sub>=100pF

| AC OPERATING CHARACT                          | ERISTICS | (Ta=- | -40~85° | <b>(C</b> ) | *Load        | capacita | ance1 C | <sub>L1</sub> =100pF |
|-----------------------------------------------|----------|-------|---------|-------------|--------------|----------|---------|----------------------|
| ъ .                                           |          | 1.8≦  | ≦Vcc<   | 2.5V        | 2.5≦Vcc≦5.5V |          |         |                      |
| Parameter                                     | Symbol   | Min.  | Тур.    | Max.        | Min.         | Тур.     | Max.    | Unit                 |
| SCK clock Frequency                           | fSCK     | -     | -       | 2           | -            | ١        | 5       | MHz                  |
| SCK High Time                                 | tSCKWH   | 200   | _       | _           | 85           | _        | _       | ns                   |
| SCK Low Time                                  | tSCKWL   | 200   | _       | ı           | 85           | ı        | _       | ns                   |
| CS High Time                                  | tCS      | 200   | _       | -           | 85           | -        | _       | ns                   |
| CS Setup Time                                 | tCSS     | 200   | _       | -           | 90           | -        | _       | ns                   |
| CS Hold Time                                  | tCSH     | 200   | _       | -           | 85           | -        | _       | ns                   |
| SCK Setup Time                                | tSCKS    | 200   | _       | -           | 90           | -        | _       | ns                   |
| SCK Hold Time                                 | tSCKH    | 200   | _       | -           | 90           | -        | _       | ns                   |
| SI Setup Time                                 | tDIS     | 40    | -       | ı           | 20           | ı        | -       | ns                   |
| SI Hold Time                                  | tDIH     | 50    | _       | ı           | 40           | ı        | -       | ns                   |
| Output Data Delay Time1                       | tPD1     | -     | _       | 150         | _            | -        | 70      | ns                   |
| Output Data Delay Time2<br>(CL2=30pF)         | tPD2     | _     | -       | 145         | -            | _        | 55      | ns                   |
| Output Hold Time                              | tOH      | 0     | -       | _           | 0            | -        | _       | ns                   |
| Output Disable Time                           | tOZ      | -     | _       | 250         | -            | -        | 100     | ns                   |
| Clock High Setup Time before HOLD Active.     | tHFS     | 120   | _       | ı           | 60           | ı        | _       | ns                   |
| Clock Low Hold Time after HOLD Active.        | tHFH     | 90    | _       | ı           | 40           | -        | -       | ns                   |
| Clock High Setup Time before HOLD not Active. | tHRS     | 120   | _       | _           | 60           | _        | _       | ns                   |
| Clock Low Hold Time after HOLD not Active.    | tHRH     | 140   | _       | ı           | 70           | ı        | _       | ns                   |
| ——<br>HOLD to Output High–Z                   | tHOZ     | _     | _       | 250         | _            | -        | 100     | ns                   |
| HOLD to Output Valid                          | tHPD     | _     | _       | 150         | _            | -        | 70      | ns                   |
| SCK Rise Time *1                              | tRC      | _     | _       | 1           | _            | -        | 1       | μs                   |
| SCK Fall Time *1                              | tFC      | _     | _       | 1           | _            | _        | 1       | μs                   |
| Output Rise Time *1                           | tRO      | _     | _       | 100         | _            | -        | 50      | ns                   |
| Output Fall Time *1                           | tFO      | _     | _       | 100         | _            | -        | 50      | ns                   |
| Write Cycle Time                              | tE/W     | _     | _       | 5           | _            | -        | 5       | ms                   |
|                                               |          |       |         |             |              |          |         |                      |

\*1 Not 100% TESTED



#### **♦**Functional Description

#### OStatus Register

The device has status register.

Status register consists of 8bits and is shown following parameters.

3bits(WPEN, BP0 and BP1) are set by "Write Status Register" commands, which are non-volatile.

Specification of endurance and data retention are as well as memory array.

WEN bit is set by "Write enable" and "Write Disable" commands. After power become on, the device is disable mode.  $\overline{R}/B$  bit is a read-only and status bit. The device is clocked out value of the status register by "Read Status Register" command input.

| Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 |
|------|------|------|------|------|------|------|------|
| WPEN | 0    | 0    | 0    | BP1  | BP0  | WEN  | R∕B  |

×:Don't care

|         | A .Doi: Care                                                              |
|---------|---------------------------------------------------------------------------|
| Bit     | Definition                                                                |
| WPEN    | WP pin ENABLE Bit WPEN=0 : no use WPEN=1 Protect                          |
| BP0/BP1 | Block write protection for memory array (EEPROM)                          |
| WEN     | Write enable/disable state bit WEN=0 : write disable WEN=1 : write enable |
|         | READY BUSY status bit  R/B=0 : READY  R/B=1 : BUSY                        |

Table 1. Status Register

| BP1 | BP0 | Block Write Protection |
|-----|-----|------------------------|
| 0   | 0   | None                   |
| 0   | 1   | 300h-3FFh              |
| 1   | 0   | 200h-3FFh              |
| 1   | 1   | 000h-3FFh              |

Table2. Block Write Protection

# OWP pin

The device inhibits to write the data into status register during  $\overline{WP}$  is low. WPEN bit in status register needs to be high to enable  $\overline{WP}$  pin function.

### OHOLD pin

 $\overline{\text{HOLD}}$  pin is able to suspend data transmission for a time (Hold state).  $\overline{\text{HOLD}}$  pin is normally high for transmission of the data. SCK and SI input are "Don't Care" and SO output state is

Hi-Z for hold state.

After HOLD pin is brought high to release hold state during SCK is low, the device resumes to transfer the data. For example, in case the device is hold state after A5 (the address data) input in read command, to resume the data transmission enable starting A4 (the address data) input

after hold state is release. When  $\overline{\text{CS}}$  is brought high with hold state, the device is reset and cannot resume the data transmission.



# ♦INSTRUCTION CODE

| Instruction | Operation                   | Op.Code   | Address |
|-------------|-----------------------------|-----------|---------|
| WREN        | Write enable                | 0000 0110 | _       |
| WRDI        | Write disable               | 0000 0100 | -       |
| READ        | Read data from memory array | 0000 0011 | A9 ~ A0 |
| WRITE       | Write data to memory array  | 0000 0010 | A9 ~ A0 |
| RDSR        | Read status register        | 0000 0101 | _       |
| WRSR        | Write status register       | 0000 0001 | _       |



♦TIMING CHART
1.WREN (WRITE ENABLE)



Fig.8 WRITE DISABLE CYCLE TIMING

# 2.WRDI (WRITE DISABLE)

The device has both of the enable and disable mode. After "Write Enable" is executed, the device becomes in the enable mode. After "Write Disable" is executed, the device becomes in the disable mode. After  $\overline{\text{CS}}$  goes low, each of Op.code is recognized at the rising edge of 7th clock. Each of instructions is effective inputting seven or more SCK clocks.

This "Write Enable" instruction must be proceeded before the any write commands.

The device ignores inputting the any write commands in the disable mode.

Once the any write commands is executed in the enable mode, the device becomes the disable mode.

After the power become on, the device is in the disable mode.





Fig.9 READ CYCLE TIMING

The data stored in the memory are clocked out after "Read" instruction is received.

After  $\overline{\text{CS}}$  goes low, the address need to be sent following by Op.code of "Read".

The data at the address specified are clocked out from D7 to D0, which is start at the falling edge of 23th clock.

This device has the auto-increment feature that provides the whole data of the memory array with one read command, outputs the next address data following the addressed 8bits of data by keeping SCK clocking. When the highest address is reached, the address counter rolls over to the lowest address allowing the continuous read cycle.





Fig.10 WRITE CYCLE TIMING

This "Write" command writes 8bits of data into the specified address. After  $\overline{CS}$  goes low,the address need to be sent following by Op.code of "Write". Between the rising edge of the 31th clock and it of the 32th clock, the rising edge of  $\overline{CS}$  initiates high voltage cycle, which writes the data into non-volatile memory array, but the command is cancelled if  $\overline{CS}$  is high except that period. It takes maximum 5ms in high voltage cycle (tE/W). The device does not receive any command except for "Read Status Register" command during this high voltage cycle.

This device is capable of writing the data of maximum 32byte into memory array at the same time, which keep inputting two or more byte data with  $\overline{\text{CS}}$  "L"after 8bits of data input.

For this Page Write commands, the six higher order bits of address are set, the four low order address bits are internally incremented by 5bits of data input.

If more than 32 words, are transmitted the address counter "roll over", and the previous transmitted data is overwritten.



# 5. RDSR (READ STATUS REGISTER)



Fig.11 READ STATUS REGISTER CYCLE TIMING

The data stored in the status register is clocked out after "Read Status Register" instruction is received.

After  $\overline{\text{CS}}$  goes low, Op.code of "Read Status Register" need to sent.

The data stored in the status register is clocked out of the device on the falling edge of 7th clock. Bit6, Bit5 and Bit4 in the status register are read as 0.

This device has the auto-increment feature as well as "Read" that outputs the 8bits of the same data following it to keep SCK clocking.

It is possible to see ready and busy state by executing this command during tE/W.



# 5.WRSR (WRITE STATUS RESISTER)



Fig.12 WRITE STATUS REGISTER WRITE CYCLE TIMING

This "Write Status Register" command writes the data, two (BP1, BP0) of the eight bits, into the status register. Write protection is set by BP1 and BP0 bits.

After CS goes low, Op.code of "Read Status Register" need to sent. Between the rising edge of the 15th clock and it of the 16th clock, the rising edge of  $\overline{CS}$  initiates high voltage cycle, which writes the data into non-volatile memory array, but the command is cancelled if  $\overline{CS}$  is high exceptthat period. It takes maximum 5ms in high voltage cycle (tE/W) as well as "Write".Block write protection is determined by BP1 and BP0 bits, which is selected from quarter, half and the entire memory array. (See Table2 BLOCK WRITE PROTECTION.)

#### Notes

No copying or reproduction of this document, in part or in whole, is permitted without the consent of ROHM Co.,Ltd.

The content specified herein is subject to change for improvement without notice.

The content specified herein is for the purpose of introducing ROHM's products (hereinafter "Products"). If you wish to use any such Product, please be sure to refer to the specifications, which can be obtained from ROHM upon request.

Examples of application circuits, circuit constants and any other information contained herein illustrate the standard usage and operations of the Products. The peripheral conditions must be taken into account when designing circuits for mass production.

Great care was taken in ensuring the accuracy of the information specified in this document. However, should you incur any damage arising from any inaccuracy or misprint of such information, ROHM shall bear no responsibility for such damage.

The technical information specified herein is intended only to show the typical functions of and examples of application circuits for the Products. ROHM does not grant you, explicitly or implicitly, any license to use or exercise intellectual property or other rights held by ROHM and other parties. ROHM shall bear no responsibility whatsoever for any dispute arising from the use of such technical information.

The Products specified in this document are intended to be used with general-use electronic equipment or devices (such as audio visual equipment, office-automation equipment, communication devices, electronic appliances and amusement devices).

The Products specified in this document are not designed to be radiation tolerant.

While ROHM always makes efforts to enhance the quality and reliability of its Products, a Product may fail or malfunction for a variety of reasons.

Please be sure to implement in your equipment using the Products safety measures to guard against the possibility of physical injury, fire or any other damage caused in the event of the failure of any Product, such as derating, redundancy, fire control and fail-safe designs. ROHM shall bear no responsibility whatsoever for your use of any Product outside of the prescribed scope or not in accordance with the instruction manual.

The Products are not designed or manufactured to be used with any equipment, device or system which requires an extremely high level of reliability the failure or malfunction of which may result in a direct threat to human life or create a risk of human injury (such as a medical instrument, transportation equipment, aerospace machinery, nuclear-reactor controller, fuel-controller or other safety device). ROHM shall bear no responsibility in any way for use of any of the Products for the above special purposes. If a Product is intended to be used for any such special purpose, please contact a ROHM sales representative before purchasing.

If you intend to export or ship overseas any Product or technology specified herein that may be controlled under the Foreign Exchange and the Foreign Trade Law, you will be required to obtain a license or permit under the Law.



Thank you for your accessing to ROHM product informations. More detail product informations and catalogs are available, please contact us.

# ROHM Customer Support System

http://www.rohm.com/contact/