# DATA SHEET S1D2512X01 Preliminary #### DEFLECTION PROCESSOR The S1D2512X01 is a monolithic integrated circuit assembled in 32 pins shrunk dual in line plastic package. This IC controls all the functions related to the horizontal and vertical deflection in multi modes or multi-frequency computer display monitors. The internal sync processor, combined with the very powerful geometry correction block make the S1D2512X01 suitable for very high performance monitors with very few external components. The horizontal jitter level is very low. It is particularly well suited for high-end 17" and 19" monitors. # **FUNCTIONS** - Deflection processor - I<sup>2</sup>C bus control - B+ regulator - Vertical parabola generator - Vertical dynamic focus #### **FEATURES** ## (HORIZONTAL) - Self-adaptive - Dual PLL concept - 150kHz maximum frequency - X-RAY protection input - I<sup>2</sup>C controls: Horizontal duty-cycle, H-position, free running frequency, frequency generator for burn-in mode. #### (VERTICAL) - Vertical ramp generator - 50 to 185Hz AGC loop - Geometry tracking with V-POS & V-AMP - I<sup>2</sup>C Controls: V-AMP, V-POS, S-CORR, C-CORR - DC breathing compensation # (I<sup>2</sup>C GEOMETRY CORRECTIONS) Vertical parabola generator (pincushion-E/W, keystone, corner) # ORDERING INFORMATION | Device | Package | Operating Temperature | | | |-----------------|-------------|-----------------------|--|--| | S1D2512X01-A0B0 | 32-SDIP-400 | 0 °C — 70°C | | | - Horizontal dynamic phase (side pin balance & parallelogram) - Vertical dynamic focus (Vertical focus amplitude) ## (GENERAL) - Sync processor - 12V supply voltage - Hor. & Vert. lock/unlock outputs - Read/Write I<sup>2</sup>C interface - Horizontal and vertical moire - B+ Regulator - Internal PWM generator for B+ current mode step-up converter. - I<sup>2</sup>C adjustable B+ reference voltage - Output pulses synchronized on horizontal frequency - Internal maximum current limitation. - Soft start - Compared with the S1D2511B, S1D2512X HAS: - Corner correction - Horizontal moire - B+ soft start - Increased max. Vertical frequency - No horizontal focus - No step down option for DC/DC converter. # **BLOCK DIAGRAM** # **PIN CONFIGURATIONS** # **PIN DESCRIPTION** **Table 1. Pin Description** | No | Pin Name | Description | |----|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | H/HVIN | TTL compatible horizontal sync input (separate or composite) | | 2 | VSYNCIN | TTL compatible vertical sync input (for separated H&V) | | 3 | HLOCKOUT | First PLL lock/unlock output (0V unlocked - 5V locked) | | 4 | PLL2C | Second PLL loop filter | | 5 | C0 | Horizontal oscillator capacitor | | 6 | R0 | Horizontal oscillator resistor | | 7 | PLL1F | First PLL loop filter | | 8 | HPOSITION | Horizontal position filter (capacitor to be connected to HGND) | | 9 | HMOIRE | Horizontal moire output (to be connected to PLL2 C through a resistor divider) | | 10 | FOCUSOUT | Vertical dynamic focus output | | 11 | HGND | Horizontal section ground | | 12 | HFLY | Horizontal Flyback input (positive polarity) | | 13 | HREF | Horizontal section reference voltage (to be filtered) | | 14 | COMP | B+ error amplifier output for frequency compensation and gain setting | | 15 | REGIN | Regulation input of B+ control loop | | 16 | ISENSE | Sensing of external B+ switching transistor current | | 17 | B+GND | Ground (related to B+ reference adjustment) | | 18 | BREATH | DC breathing input control (compensation of vertical amplitude against EHV variation) | | 19 | VGND | Vertical section ground | | 20 | VAGCCAP | Memory capacitor for automatic gain control loop in vertical ramp generator | | 21 | VREF | Vertical section reference voltage (to be filtered) | | 22 | VCAP | Vertical sawtooth generator capacitor | | 23 | VOUT | Vertical ramp output (with frequency independent amplitude and S or C corrections if any). It is mixed with vertical position voltage and vertical moire. | | 24 | EWOUT | Pincushion-East/West correction parabola output | | 25 | XRAY | X-RAY protection input (with internal latch function) | | 26 | HOUT | Horizontal drive output (internal transistor, open collector) | | 27 | GND | General ground (referenced to Vcc) | | 28 | BOUT | B+ PWM regulator output | | 29 | Vcc | Supply voltage (12V typ) | | 30 | SCL | I <sup>2</sup> C clock input | | 31 | SDA | I <sup>2</sup> C data input | | 32 | 5V | Supply voltage (5V typ) | # **REFERENCE DATA** **Table 2. Reference Data** | Parameter | Value | Unit | |------------------------------------------------------------------------------|--------------|------| | Horizontal frequency | 15 to 150 | kHz | | Autosynch frequency (for given R0 and C0) | 1 to 4.5FO | FH | | ± Horizontal sync polarity input | Yes | | | Polarity detection (on both horizontal and vertical section) | Yes | | | TTL composite sync | Yes | | | Lock/unlock identification (on both horizontal 1st PLL and vertical section) | Yes | | | I <sup>2</sup> C control for H-position | ±10 | % | | XRAY protection | Yes | | | I <sup>2</sup> C horizontal duty cycle adjust | 30 to 60 | % | | I <sup>2</sup> C free running frequency adjustment | 0.8 to 1.3FO | FH | | Stand-by function | Yes | | | Dual polarity H-drive outputs | No | | | Supply voltage monitoring | Yes | | | PLL1 inhibition possibility | No | | | Blanking output | No | | | Vertical frequency | 35 to 200 | Hz | | Vertical Autosync (for 150nf on pin22 and 470nf on pin20) | 50 to 185 | Hz | | Vertical S correction | Yes | | | Vertical C correction | Yes | | | Vertical amplitude adjustment | Yes | | | DC breathing control on vertical amplitude | Yes | | | Corner correction | Yes | | | East/West parabola output (also known as pin cushion output) | Yes | | | East/West correction amplitude adjustment | Yes | | | Keystone adjustment | Yes | | | Vertical position adjustment | Yes | | | Internal dynamic horizontal phase control | Yes | | | Side pin balance amplitude adjustment | Yes | | | Parallelogram adjustment | Yes | | | Tracking of geometric corrections with vertical amplitude and position | Yes | | | Reference voltage (both on horizontal and vertical) | Yes | | Table 2. Reference Data (Continued) | Parameter | Value | Unit | |----------------------------------------------------------------|-------|------| | Vertical dynamic focus | Yes | | | I <sup>2</sup> C horizontal dynamic focus amplitude adjustment | No | | | I <sup>2</sup> C horizontal dynamic focus symmetry adjustment | No | | | I <sup>2</sup> C vertical dynamic focus amplitude adjustment | Yes | | | Deflection of input sync type | Yes | | | Vertical moire output | Yes | | | Horizontal moire output | Yes | | | I <sup>2</sup> C controlled moire amplitude | Yes | | | Frequency generator for burn-in | Yes | | | Fast I <sup>2</sup> C read/write | 400 | kHz | | B+ regulation adjustable by I <sup>2</sup> C | Yes | | | B+ soft start | Yes | | # **ABSOLUTE MAXIMUM RATINGS** **Table 3. Absolute Maximum Ratings** | No | Item | Symbol | Value | Unit | |----|---------------------------------------------------------|-----------------|-----------------|------| | 1 | Supply voltage (Pin 29) | V <sub>CC</sub> | 13.5 | V | | 2 | Supply voltage (Pin 32) | V <sub>DD</sub> | 5.7 | V | | 3 | Maximum voltage on Pin 4 | V <sub>IN</sub> | 4.0 | V | | | Pin 5 | | 6.4 | V | | | Pin 6, 7, 8, 14, 15, 16, 20, 22 | | 8.0 | V | | | Pin 9, 10, 18, 23, 24, 25, 26, 28 | | V <sub>CC</sub> | V | | | Pin 1, 2, 3, 30, 31 | | $V_{DD}$ | V | | 4 | ESD susceptibility | VESD | 2 | kV | | | Human body model, 100pF discharge through 1.5K $\Omega$ | | | | | | EIAJ norm, 200pF discharge through $0\Omega$ | | 300 | V | | 5 | Storage temperature | Tstg | - 40, +150 | °C | | 6 | Operating temperature | Topr | 0, +70 | °C | # THERMAL CHARACTERISTICS **Table 4. Thermal Characteristics** | No | Item | Symbol | Value | Unit | |----|-------------------------------------|--------|-------|------| | 1 | Junction temperature | Tj | +150 | °C | | 2 | Junction-ambient thermal resistance | θја | 65 | °C/W | # **SYNC PROCESSOR** **OPERATING CODNITIONS**( $V_{DD} = 5V$ , Tamb = 25 °C) **Table 5. Sync Processor Operating Conditions** | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |--------------------------------------------------|-----------------------|------------|-----|-----|-----|------| | Horizontal sync input voltage | HsVR | Pin 1 | 0 | | 5 | V | | Minimum horizontal input pulse duration | MinD | Pin 1 | 0.7 | | | μs | | Maximum horizontal input signal duty cycle | Mduty | Pin 1 | | | 25 | % | | Vertical sync input voltage | VsVR | Pin 2 | 0 | | 5 | V | | Minimum vertical sync pulse width | VSW | Pin 2 | 5 | | | μs | | Maximum vertical sync input duty cycle | VSmD | Pin 2 | | | 15 | % | | Maximum vertical sync width on TTL H/V composite | VextM | Pin 1 | | | 750 | μs | | Sink and source current | I <sub>HLOCKOUT</sub> | Pin 3 | | | 250 | μΑ | # **ELECTRICAL CHARACTERISTICS** $(V_{DD} = 5V, Tamb = 25 \, ^{\circ}C)$ **Table 6. Sync Processor Electrical Characteristics** | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |------------------------------------------------------------|--------|-----------------------------------------|-----|-----|-----|----------| | Horizontal and vertical input threshold voltage (pin 1, 2) | VINTH | Low level | 2.2 | | 0.8 | V<br>V | | Voltage (piii 1, 2) | | High level | 2.2 | | | V | | Horizontal and vertical pull-up resister | RIN | Pins 1,2 | | 200 | | KΩ | | Falling and rising output CMOS buffer | TfrOut | Pin 3, Cout = 20pF | | | 200 | ns | | Horizontal 1st PLL lock output status | VHlock | Locked, I <sub>LOCKOUT</sub> = -250μA | | 0 | 0.5 | <b>V</b> | | (pin 3) | | Unlocked, I <sub>LOCKOUT</sub> = +250μA | 4.4 | 5 | | V | | Extracted Vsync integration time (% of | VoutT | C0 = 820pF | 26 | 35 | | % | | TH <sup>(see 9)</sup> ) on H/V composite | | | | | | | I<sup>2</sup>C READ/WRITE (See also I<sup>2</sup>C table control and I<sup>2</sup>C sub address control) **OPERATING CONDITIONS** ( $V_{DD} = 5V$ , Tamb = 25 °C) Table 7. I<sup>2</sup>C Read/Write Operating Conditions | Parameter | Symbol | Condition | Min | Тур | Max | Unit | |--------------------------------------------------|---------|------------|------|-----|-----|------| | Input high level voltage | VinH | | 3.0 | - | 5.0 | V | | Input low level voltage | VinL | | 0 | - | 1.5 | V | | Hold time before a new transmission can start | tBUF | | 1.3 | - | - | μs | | Hold time for start conditions | tHDS | | 0.6 | - | - | μs | | Set-up time for stop conditions | tSUP | | 0.6 | - | - | μs | | Hold time data | tHDAT | | 0.3 | - | - | μs | | Set-up time data | tSUPDAT | | 0.25 | - | - | μs | | Rise time of SCL | tR | | - | - | 1.0 | μs | | Fall time of SCL | tF | | - | - | 3.0 | μs | | Maximum clock frequency | Fscl | Pin 30 | | | 400 | kHz | | Low period of the SCL clock | Tlow | Pin 30 | 1.3 | | | μs | | High period of the SCL clock | Thigh | Pin 30 | 0.6 | | | μs | | SDA and SCL input threshold | Vinth | Pin 30, 31 | | 2.2 | | V | | Acknowledge output voltage on SDA input with 3mA | VACK | Pin 31 | | | 0.4 | V | # I<sup>2</sup>C Bus Timing Requirement # **HORIZONTAL SECTION** #### **OPERATING CONDITIONS** **Table 8. Horizontal Section Operating Conditions** | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |-----------------------------------------|----------------------|----------------------|-----|-----|-----|------| | VCO | | | | Į | ļ | Į. | | Minimum oscillator resistor | Ro <sub>(Min.)</sub> | Pin 6 | 6 | | | ΚΩ | | Minimum oscillator capacitor | Co <sub>(Min.)</sub> | Pin 5 | 390 | | | pF | | Maximum oscillator frequency | Fo <sub>(Max.)</sub> | | | | 150 | kHz | | OUTPUT SECTION | | <u> </u> | | | I. | • | | Maximum input peak current | l12m | Pin 12 | | | 5 | mA | | Horizontal drive output maximum current | HOI | Pin 26, sunk current | | | 30 | mA | # **ELECTRICAL CHARACTERISTICS** $(V_{DD} = 5V, Tamb = 25 °C)$ **Table 9. Horizontal Section Electrical Characteristics** | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | | | |------------------------------|--------------------|------------------|------|-----|------|------|--|--| | SUPPLY AND REFERENCE VOLTAGE | | | | | | | | | | Supply voltage | Vcc | Pin 29 | 10.8 | 12 | 13.2 | V | | | | Supply voltage | $V_{DD}$ | Pin 32 | 4.5 | 5 | 5.5 | V | | | | Supply current | I <sub>CC</sub> | Pin 29 | | 50 | | mA | | | | Supply current | I <sub>DD</sub> | Pin 32 | | 5 | | mA | | | | Horizontal reference voltage | $V_{REF-H}$ | Pin 13, I = -2mA | 7.4 | 8 | 8.6 | V | | | | Vertical reference voltage | V <sub>REF-V</sub> | Pin 21, I = -2mA | 7.4 | 8 | 8.6 | V | | | **Table 9. Horizontal Section Electrical Characteristics (Continued)** | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |--------------------------------------------|--------------------|--------------------------|------|------|------|-------| | Max. sourced current on V <sub>REF-H</sub> | I <sub>REF-H</sub> | Pin 13 | | | 5 | mA | | Max. sourced current on V <sub>REF-V</sub> | I <sub>REF-V</sub> | Pin 21 | | | 5 | mA | | 1st PLL SECTION | | | | | | | | Polarity integration delay | HpoIT | Pin 1 | 0.75 | | | ms | | VCO control voltage (pin 7) | V <sub>VCO</sub> | V <sub>REF-H</sub> = 8V | | | | | | | | fo | | 1.3 | | V | | | | fH (Max.) | | 6.2 | | V | | VCO gain (pin 7) | V <sub>COG</sub> | Ro = $6.49$ K $\Omega$ , | | 17 | | kHz/V | | | | Co = 820pF, | | | | | | | | dF/dV = 1/11RoCo | | | | | | Horizontal phase adjustment (see 11) | Hph | % of horizontal period | | ±10 | | % | | Horizontal phase setting value (Pin 8) | | Sub-address 01 | | | | | | (see 11) | | | | | | | | Minimum current value | Hphmin | Byte x 1111111 | | 2.8 | | V | | Typical value | Hphtyp | Byte x 1000000 | | 3.4 | | V | | Maximum value | Hphmax | Byte x 0000000 | | 4.0 | | V | | PLL1 filter current charge | IPII1U | PLL1 is unlocked | | ±140 | | μΑ | | | IPII1L | PLL1 is locked | | ±1 | | mA | | Free running frequency | fo | Ro = $6.49$ K $\Omega$ , | | | | | | | | Co = 820pF, | | 22.8 | | kHz | | | | fo = 0.97/8RoCo | | | | | | Free running frequency thermal drift (no | dF0/dT | | | -150 | | ppm/c | | drift on external components) (see 7) | | | | | | | | Free running frequency adjustment | | Sub-address 02 | | | | | | Minimum value | fo(Min.) | Byte x x x 11111 | | 0.8 | | Fo | | Maximum value | fo(Max.) | Byte x x x 00000 | | 1.3 | | Fo | | PLL1 capture range | CR | $Ro = 6.49K\Omega$ , | | | | | | | | Co = 820pF, | | | | | | | | from fo + 0.5kHz to | | | | | | | | 4.5Fo (fo:22.8kHz) | | | | | | | | fH (min.) | | | 23.5 | kHz | | | | fH (max.) | 100 | | | kHz | | Safe forced frequency | SFF | Sub-address 02 | | | | | | SF1 Byte 11 x x x x x x | | | | 2F0 | | | | SF2 Byte 10 x x x x x x | | | | 3F0 | | | | 2ND PLL SECTION HORIZONTAL OUT | PUT SECTIO | N | | | | | | Flyback input threshold | FBth | | 0.65 | 0.75 | | V | | voltage (pin12) | | | | | | | | Horizontal jitter | Hjit | At 31.4kHz | | 70 | | ppm | | | | | | | | | **Table 9. Horizontal Section Electrical Characteristics (Continued)** | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------------------|--------------|--------------------------------|-----|------|-----|-------| | Horizontal drive output duty-cycle | | Sub-address 00 | | | | | | (pin 26) (see 1) | | | | | | | | Low level | HDmin | Byte xxx11111 | | 30 | | % | | High level | HDmax | Byte xxx00000 (see 2) | | 60 | | % | | X-RAY protection input threshold voltage | XRAYth | Pin 25 <sup>(see 12)</sup> | | 8 | | V | | Internal clamping levels on 2nd PLL | Vphi2 | Low level | | 1.6 | | V | | loop filter (pin 4) | | High level | | 4.0 | | V | | Threshold voltage to stop H-out, V-out, B-out and reset XRAY when V <sub>CC</sub> < VSCinh | VSCinh | Pin 29 | | 7.5 | | V | | Threshold voltage to stop H-out, V-out, B-out and reset XRAY when V <sub>DD</sub> < VSDinh | VSDinh | Pin 32 | | 4.0 | | V | | Horizontal drive output (low level) | HDvd | Pin 26 I <sub>OUT</sub> = 30mA | | | 0.4 | V | | VERTICAL DYNAMIC FOCUS FUNCTION | ON (POSITIVE | PARABOLA) | | I . | I | | | Bottom DC output level | HDFDC | $R_{LOAD}$ = 10KΩ, Pin 10 | | 2 | | V | | DC output voltage thermal drift (see 17) | TDHDF | | | 200 | | ppm/C | | Vertical dynamic focus parabola amplitude with VAMP and VPOS typical | AMPVDF | Sub-address 0F | | | | | | Min. Byte 000000 | | | | 0 | | Vpp | | Typ. Byte 100000 | | | | 0.5 | | Vpp | | Max. Byte 111111 | | | | 1 | | Vpp | | Parabola amplitude function of VAMP | VDFAMP | Sub-address 05 | | | | | | (tracking between VAMP and VDF) with | | Byte 10000000 | | 0.6 | | Vpp | | VPOS typ. (Figure 1) <sup>(see 3)</sup> | | Byte 11000000 | | 1 | | Vpp | | | | Byte 11111111 | | 1.5 | | Vpp | | Parabola asymmetry function of VPOS | VHDFKeyt | Sub-address 06 | | | | | | control (tracking between VPOS and | | Byte x0000000 | | 0.52 | | Vpp | | VDF) with VAMP Max. | | Byte x1111111 | | 0.52 | | Vpp | # **VERTICAL SECTION** # **OPERATING CONDITIONS** **Table 10. Vertical Section Operating Conditions** | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |--------------------------------------------------------|-------------------|------------|-----|-----|-----|------| | OUTPUTS SECTION | | | 1 | · | 1 | | | Maximum EW output voltage | VEWM | Pin 24 | | | 6.5 | V | | Minimum EW output voltage | VEWm | Pin 24 | 1.8 | | | V | | Minimum load for less than 1% vertical amplitude drift | R <sub>LOAD</sub> | Pin 20 | 65 | | | МΩ | # ELECTRICAL CHARACTERISTICS ( $V_{CC}$ = 12V, TAMB = 25 °C) **Table 11. Vertical Section Electrical Characteristics** | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |----------------------------------------------------|--------|----------------------------------------------------------|------|---------|-----|------| | VERTICAL RAMP SECTION | - | • | • | • | | | | Voltage at ramp bottom point | VRB | $V_{REF-V} = 8V$ , | | 2 | | V | | | | Pin 22 | | | | | | Voltage at ramp top point (with sync) | VRT | $V_{REF-V} = 8V$ , | | 5 | | V | | | | Pin 22 | | | | | | Voltage at ramp top point (without sync) | VRTF | Pin 22 | | VRT-0.1 | | V | | Vertical sawtooth discharge time duration (pin 22) | VSTD | With 150nF cap | | 70 | | μs | | Vertical free running frequency see (see 4) | VFRF | C <sub>OSC (pin22)</sub> =150nF<br>measured on<br>pin 22 | | 100 | | Hz | | AUTO -SYNC frequency (see 13) | ASFR | C <sub>22</sub> =150nF ± 5% | 50 | | 185 | Hz | | Ramp amplitude drift versus frequency at | RAFD | C <sub>22</sub> = 150nF | | 200 | | ppm/ | | Maximum vertical amplitude | | 50Hz < f < 185Hz | | | | Hz | | Ramp linearity on pin 22 (ΔI22/I22) (see 4) | Rlin | 2.5 < V <sub>22</sub> < 4.5V | | 0.5 | | % | | Vertical position adjustment voltage | Vpos | Sub address 06 | | | | | | (pin 23 - V <sub>OUT</sub> centering) | | Byte x0000000 | | 3.2 | 3.3 | V | | | | Byte x1000000 | | 3.5 | | V | | | | Byte x1111111 | 3.65 | 3.8 | | V | | Vertical output voltage | VOR | Sub address 05 | | | | | | (peak-to-peak on pin 23) | | Byte x0000000 | | 2.25 | 2.5 | V | | | | Byte x1000000 | | 3 | | V | | | | Byte x1111111 | 3.5 | 3.75 | | V | | Vertical output maximum current (pin 23) | VOI | | | ±5 | | mA | Table 11. Vertical Section Electrical Characteristics (Continued) | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |-----------------------------------------------|--------------------|-----------------|-----|------|-----|-----------------| | Max vertical S-correction amplitude (see 14) | dVS | Sub address 07 | | | | | | XOXXXXXX inhibits S-CORR | | ΔV/Vpp at TV/4 | | -4 | | % | | X1111111 gives max S-Corr | | ΔV/Vpp at 3TV/4 | | +4 | | % | | Vertical C-Corr amplitude | Ccorr | Sub address 08 | | | | | | XOXXXXXX inhibits C-corr | | ΔV/Vpp at TV/2 | | | | | | | | Byte X1000000 | | -3 | | % | | | | Byte X1100000 | | 0 | | % | | | | Byte X1111111 | | 3 | | % | | EAST/WEST FUNCTION | | | | | | | | DC output voltage with typ. Vpos, keystone | EW <sub>DC</sub> | pin 24, | | 2.5 | | V | | and corner inhibited | | see figure 2 | | | | | | DC output voltage thermal drift | TDEW <sub>DC</sub> | see note 7 | | 100 | | ppm/ | | | | | | | | С | | Parabola amplitude with max. Vamp, | EWpara | Sub address 0A | | | | | | typ. V-Pos, keystone and corner inhibited | | Byte 1111111 | | 1.7 | | Vpp | | | | Byte 1100000 | | 0.85 | | Vpp | | | | Byte 1000000 | | 0 | | Vpp | | Parabola amplitude function of V-AMP control | EWtrack | Sub address 05 | | | | | | (tracking between V-AMP and E/W) with typ. | | Byte 1000000 | | 0.30 | | Vpp | | Vpos, typ. EW amplitude, keystone and corner | | Byte 1100000 | | 0.55 | | Vpp | | inhibited (see 8) | | Byte 1111111 | | 0.85 | | Vpp | | Keystone adjustment capability with typ.Vpos, | KeyAdj | Sub address 09 | | | | | | corner and E/W inhibited and max. vertical | | Byte 1x000000 | | 0.65 | | Vpp | | amplitude. (see 8) | | Byte 1x111111 | | 0.65 | | Vpp | | Intrinsic keystone function of V-POS control | Key- | Sub address 06 | | | | | | (tracking between V-pos and EW) max. E/W | Track | | | | | | | and max. vertical amplitude and corner | | | | | | | | inhibited. (see 7) | | | | | | | | A/B ratio | | Byte x0000000 | | 0.52 | | | | B/A ratio | | Byte x1111111 | | 0.52 | | | | Corner amplitude with max. VAMP, typ. | Corner | Sub address 0B | | | | | | VPOS, | | Byte 11111111 | | 1.7 | | Vpp | | keystone and E/W inhibit | | Byte 11000000 | | 0 | | Vpp | | | | Byte 10000000 | | -1.7 | | Vpp | | INTERNAL HORIZONTAL DYNAMIC PHASE | CONTROL | FUNCTION | | | | | | Side pin balance parabola amplitude (Figure3) | SPBpara | Sub address 0D | | | | | | with max. Vamp, typ. V-POS and | | Byte x1111111 | | +1.4 | | %T <sub>H</sub> | | parallelogram inhibited (see 8, 9) | | Byte x1000000 | | -1.4 | | %T <sub>H</sub> | **Table 11. Vertical Section Electrical Characteristics (Continued)** | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |-----------------------------------------------------------------------------------------------------------------------------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|-----------------| | Side pin balance parabola amplitude function | SPBtrack | Sub address 05 | | | | | | of Vamp control (tracking between Vamp and | | Byte 10000000 | | 0.5 | | %T <sub>H</sub> | | SPB) with max. SPB, typ. V-POS and | | Byte 11000000 | | 0.9 | | %T <sub>H</sub> | | parallelogram inhibited (see 8, 9) | | Byte 11111111 | | 1.4 | | %T <sub>H</sub> | | Parallelogram adjustment capability with max. | ParAdj | Sub address 0E | | | | | | Vamp, typ. V-POS and max. SPB (see8, 9) | | Byte x1111111 | | +1.4 | | %T <sub>H</sub> | | | | Byte x1000000 | | -1.4 | | %T <sub>H</sub> | | Intrinsic parallelogram function of Vpos control (tracking between V-pos and DHPC) with max. Vamp, max. SPB and parallelogram inhibited | Partrack | Sub address 06 | | | | | | (see 8, 9) | | Byte x0000000 | | 0.52 | | | | A/B ratio | | Byte x1111111 | | 0.52 | | | | B/A ratio | | , and the second | | | | | | VERTICAL MOIRE | | | | | | | | Vertical moire (measured on V <sub>OUT</sub> ) pin 23 | VMOIRE | Sub address 0C | | | | | | | | Byte 01x11111 | | 6 | | mV | | BREATHING COMPENSATION | | | | | | | | DC breathing control range (see 15) | BRRANG | V18 | 1 | | 12 | V | | Vertical output variation versus DC breathing | BRADj | $V18 \ge V_{REF-V}$ | | 0 | | % | | control (Pin 23) | | V18 = 4V | | -10 | | % | # **B+ SECTION** # **OPERATING CONDITIONS** Table 12. B+ Section Operating Conditions | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |---------------------------|---------|---------------------------------|-----|-----|-----|------| | Minimum feedback resistor | FeedRes | Resistor between pins 15 and 14 | 5 | | | ΚΩ | # **ELECTRICAL CHARACTERISTICS** $(V_{CC} = 12V, Tamb = 25 °C)$ Table 13. B+ Section Electrical Characteristics | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |-------------------------------------------------------------------------|---------------------|------------------------------------------------------------|-----|------|-----|------| | Error amplifier open loop gain | OLG | At low frequency (see 10) | | 85 | | dB | | Sunk current on error amplifier output when BOUT is in safety condition | Icomp | Pin 14 <sup>(see 12)</sup> | | 0.5 | | mA | | Unity gain band width | UGBW | (see 7) | | 6 | | MHz | | Regulation input bias current | IRI | Current sourced by pin 15 (PNP base) | | 0.2 | | μΑ | | Maximum guaranteed error amplifier | EAOI | Current sourced by pin 14 | | | 0.5 | mA | | output current | | Current sunk by pin 14 | | | 2 | mA | | Current sense input voltage gain | CSG | Pin 16 | | 3 | | | | Max current sense input threshold voltage | MCEth | Pin 16 | | 1.2 | | V | | Current sense input bias current | ISI | Current sourced by pin 16 (PNP base) | | 1 | | μΑ | | Maximum external power transistor on | Tonmax | % of H-period | | 100 | | % | | time | | @ fo = 27kHz <sup>(see 6)</sup> | | | | | | B+ output saturation voltage | B+OSV | $V_{28}$ with $I_{28} = 10$ mA | | 0.25 | | V | | Internal reference voltage | IV <sub>REF</sub> | On error amp positive input for subaddress 0B Byte 1000000 | | 4.8 | | V | | Internal reference voltage adjustment | V <sub>REFADJ</sub> | Byte 111111 | | +20 | | % | | range | | Byte 000000 | | -20 | | % | | Falling time | t <sub>FB+</sub> | Pin 28 | | 100 | | ns | #### NOTES: - 1. Duty cycle is the ratio of power transistor off time period. Power transistor is off when output transistor is off. - 2. Initial condition for safe operation start up. - 3. S and C correction are inhibited so the output sawtooth has a linear shape. - 4. With register 07 at byte x0xxxxxx (s-correction is inhibited) then the S correction is inhibited, and with register 08 at byte x0xxxxxx (C-Correction is inhibited) consequently the sawtooth has a linear shape. - 5. These parameters are not tested on each unit. They are measured during our internal qualification. - 6. The external power transistor is OFF during 400ns. - 7. These parameters are not tested on each unit. They are measured during out internal qualification. - 8. Refers to notes 4. - 9. TH is the Horizontal period. - 10. These parameters are not tested on each unit. They are measured during our internal qualification procedure which includes characterization on batches coming from corners of our processes and also temperature characterization. - 11. See Figure 7 for explanation of reference phase. - 12. See Figure 11. - 13. This is the frequency range for which the vertical oscillator will automatically synchronize, using a single capacitor value on Pin 22 and with a constant ramp amplitude. - 14. TV is the vertical period. - 15. When not used the DC breathing control pin must be connected to 12V. #### **CAUTIONS:** The ICS near CDT can be latched up by EHT. Therefore, in order to minimize the impact of the EHT, it is necessary to place ICs far from CDT. If you have not applied below recommendation, a parasitic effect of ionizing field induced by CDT EHT (Extremely High Tension) make stock charges between resin and chip surface. In this case, abnormal leakage is increased. And may cause no operation failure. For protecting CDTs EHT interference, it is necessary to add metal-sheet for isolating or locate ICs far from CDT. Figure 1. Vertical Dynamic Focus Function Figure 2. E/W Output **Figure 3. Dynamic Horizontal Phase Control Output** Pin Specification **Function** Sub Byte **Picture Image Address** Vertical Size 05 23 $V_{\text{OUTDC}}$ 10000000 2.25V $V_{OUTDC}$ 3.75V 11111111 23 Vertical 06 Position 3.2V x0000000 DC x1000000 3.5V Control x1111111 3.8V 07 23 Vertical x0xxxxxx Linearity Inhibited x1111111 Vertical 80 23 $\Delta \text{V}$ x1000000 Linearity x1111111 **Table 14. Typical Vertical Output Wave forms** Table 15. Geometry Output Wave forms | Function | Sub<br>address | Pin | Byte | Specification | Picture Image | |-------------------------------------|----------------|----------|----------------------------------------------------|---------------------------------------------------|---------------| | Key stone<br>(trapezoid)<br>control | 09 | 24 | E/W + corner inhibited 1x000000 1x111111 | 0.65V 2.5V 0.65V 2.5V | | | E/W<br>(pin cushion)<br>control | 0A | 24 | Keystone + corner Inhibited 10000000 1111111 | 2.5V 0V | | | Corner control | ОВ | 24 | Keystone + E/W inhibited 11111111 10000000 | 1.7V<br>2.5V | | | Parallelogram<br>control | 0E | Internal | SPB<br>Inhibited<br>1x000000<br>1x111111 | 3.7V 1.4% T <sub>H</sub> | | | Side pin<br>balance<br>control | 0D | Internal | Parallelogram<br>Inhibited<br>1x000000<br>1x111111 | 3.7V 1.4% T <sub>H</sub> 3.7V 1.4% T <sub>H</sub> | | | Vertical<br>dynamic<br>focus | OF | 10 | | 2V T <sub>V</sub> | | # I<sup>2</sup>C BUS ADDRESS TABLE Slave address (8C): Write mode Sub address definition Table 16. I<sup>2</sup>C Bus Address Table | | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | | |---|----|----|----|----|----|----|----|----|--------------------------------------------------| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Horizontal drive selection/horizontal duty cycle | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Horizontal position | | 2 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | Forced Frequency/free running frequency | | 3 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | Synchro priority/horizontal moire amplitude | | 4 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | Refresh/B+ reference adjustment | | 5 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | Vertical ramp amplitude | | 6 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | Vertical position adjustment | | 7 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | S correction | | 8 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | C correction | | 9 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | E/W keystone | | Α | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | E/W amplitude | | В | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | E/W corner adjustment | | С | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | Vertical moire amplitude | | D | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | Side pin balance | | Е | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | Parallelogram | | F | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | Vertical dynamic focus amplitude | Slave address (8D): Read mode No sub address needed Table 17. I<sup>2</sup>C Bus Address Table (continued) | | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | |-------------|---------------------|----------------------|-------------------|------------|-----------------------|-------------------|------------------|-------| | | | | | WRITE MODE | | | | | | 00 | | HDrive | | | Horiz | zontal duty cycle | | | | | | 0: off<br>[1]: on | | [0] | [0] | [0] | [0] | [0] | | 01 | Xray | | | Horiz | zontal phase adjustr | ment | | | | | 1: reset<br>[0] | [1] | [0] | [0] | [0] | [0] | [0] | [0] | | 02 | Forced fre | quency | i. | | Free | unning frequency | / | | | | 1: on<br>[0]: off | 1: F0x2<br>[0]: F0x3 | | [0] | [0] | [0] | [0] | [0] | | 03 | | | | | Horizon | tal moire amplitu | de | | | | 0: comp<br>[1]: sep | 1: on<br>[0] | | [0] | [0] | [0] | [0] | [0] | | 04 | Detect | | | | B+ refe | erence adjustmer | nt | | | | refresh<br>[0]: off | [1] | [0] | [0] | [0] | [0] | [0] | [0] | | 05 | Vramp | | | Vertical | ramp amplitude adj | ustment | | | | | 0: off<br>[1]: on | [1] | [0] | [0] | [0] | [0] | [0] | [0] | | 06 | | | | Vert | ical position adjustn | nent | | • | | | | [1] | [0] | [0] | [0] | [0] | [0] | [0] | | 07 S Select | | | | | S correc | ction | | | | | 1: on<br>[0] | | [1] | [0] | [0] | [0] | [0] | [0] | | 80 | C Select | | | | C corre | ction | | | | | 1: on<br>[0] | | [1] | [0] | [0] | [0] | [0] | [0] | | 09 | EW key | | | | East/west k | eystone | | | | | 0: off<br>[1] | | [1] | [0] | [0] | [0] | [0] | [0] | | 0A | | | | ı | ast/west amplitude | 1 | | | | | | [1] | [0] | [0] | [0] | [0] | [0] | [0] | | 0B | E/W cor | | | East | /west corner adjustr | nent | | | | | 0: off<br>[1] | [1] | [0] | [0] | [0] | [0] | [0] | [0] | | 0C | Test V | Vmoire | | | V | ertical moire | | | | | 1: on<br>[0]: off | 1: on<br>[0] | | [0] | [0] | [0] | [0] | [0] | | 0D | SPB sel | | | | Side pin b | alance | | | | | 0: off<br>[1] | | [1] | [0] | [0] | [0] | [0] | [0] | | 0E | Parallelogram | | | | Parallelo | gram | | | | | 0: off<br>[1] | | [1] | [0] | [0] | [0] | [0] | [0] | | 0F | Test H | | | | Vertical dynamic for | ocus amplitude | | | | | 1: on<br>[0]: off | | [1] | [0] | [0] | [0] | [0] | [0] | | | | | | READ MODE | | | | | | 00 | Hlock | Vlock | Xray | Polarity | detection | | Synchro detectio | n | | | 0: on<br>[1]: no | 0: on<br>[1]: no | 1: on<br>[0]: off | H/V pol | V pol | Vext det | H/V det | V det | [] initial value Set the unspecified bit to [0] in order to assure the compatibility with future devices. #### OPERATING DESCRIPTION #### **GENERAL CONSIDERATIONS** #### **Power Supply** The typical values of the power supply voltages Vcc and $V_{DD}$ are respectively 12V and 5V. Optimum operation is obtained if Vcc and $V_{DD}$ are maintained in the limits: 10.8 to 13.2V and 4.5 to 5.5V. In order to avoid erratic operation of the circuit during the transient phase of Vcc and $V_{DD}$ switching on, or switching off, the value of Vcc and $V_{DD}$ are monitored and the outputs of the circuit are inhibited if Vcc is less than 7.5V typically. In the same manner, $V_{DD}$ is monitored and internal set-up is made until $V_{DD}$ reaches 4V (see $I^2C$ control table for power on reset). In order to have a very good power supply rejection, the circuit is internally supplied by several internal voltage references (the typical value is 8V). Two of these voltage references are externally accessible, one for the vertical part and one for the horizontal part. If needed, these voltage references can be used (until I<sub>load</sub> is less than 5mA). Furthermore it is necessary to filter the voltage references by the use of external capacitor connected to ground, in order to minimize the noise and consequently the "jitter" on vertical and horizontal output signals. ## I<sup>2</sup>C Control S1D2512X01 belongs to the I<sup>2</sup>C controlled device family, instead of being controlled by DC voltage on dedicated control pins, each adjustment can be realized through the I<sup>2</sup>C interface. The I<sup>2</sup>C bus is a serial bus with a clock and a data input. The general function and the bus protocol are specified in the Phillips-bus data sheets. The interface (data and clock) is TTL-level compatible. The internal threshold levels of the input comparator are 2.2V on rising edge and 0.8V on falling edge (when $V_{DD}$ is 5V). Spikes of up to 50ns are filtered by an integrator and maximum clock speed is limited to 400kHz. The data line (SDA) can be used in a bidirectional way that means in read-mode the IC clocks out a reply information (1byte) to the micro-processor. The bus protocol prescribes always a full-byte transmission. The first byte after the start condition is used to transmit the IC-address (hexa 8C for write, 8D for read). #### **Write Mode** In write mode the second byte sent contains the sub address of the selected function to adjust (or controls to affect) and the third byte the corresponding data byte. It is possible to send more than one data byte to the IC. If after the third byte no stop or start condition is detected, the circuit increments automatically the momentary sub address in the sub address counter by one (auto-increment mode). So it is possible to transmit immediately the next data bytes without sending the IC address or sub address. It can be useful so as to reinitialize the whole controls very quickly (flash manner). This procedure can be finished by a stop condition. The circuit has 16 adjustment capabilities: 3 for horizontal part, 4 for vertical one, 2 for E/W correction, 2 for the dynamic horizontal phase control, 1 for moire option, 3 for horizontal and vertical dynamic focus and 1 for B+ reference adjustment. 17 bits are also dedicated to several controls (on/off, horizontal forced frequency, sync priority, detection refresh and XRAY reset). #### **Read Mode** During read mode the second byte transmits the reply information. The reply byte contains horizontal and vertical lock/unlock status, the XRAY activated or not, the horizontal and vertical polarity detection. It also contains the Synchro detection status which is used by the MCU to assign sync priority. A stop condition always stops all the activities of the bus decoder and switches to high impedance both the data and the clock line (SDA and SCL) . See I<sup>2</sup>C sub address and control tables. #### Sync processor The internal sync processor allows the S1D2512X01 to accept any kind of input Synchro signals: - Separated horizontal & vertical TTL-compatible sync signals, - Composite horizontal & vertical TTL-compatible sync signals. ## Sync identification Status The MCU can read (address read mode: 8D) the status register via the I<sup>2</sup>C bus, and then select the sync priority depending on this status. Among other data this register indicates the presence of sync pulses on H/HVIN, VSYNCIN and (when 12V is supplied) whether a Vext has been extracted from H/HVIN. Both horizontal and vertical sync are detected even if only 5V is supplied. In order to choose the right sync priority the MCU may proceed as follows (see I<sup>2</sup>C address Table): - · Refresh the status register, - Wait at least for 20ms(max. vertical period), - · Read this status register, Sync priority choice should be: | Vext Det | H/V Det | V Det | Sync Priority Subaddress 03 (D8) | Comment Sync Type | |----------|---------|-------|----------------------------------|---------------------| | No | Yes | Yes | 1 | Separated H & V | | Yes | Yes | No | 0 | Composite TTL H & V | Of course, when choice is made, one can refresh the sync detections and verify that extracted Vsync is present and that no sync change occurred. The Sync processor is also giving sync polarity information. #### IC status The IC can inform the MCU about the 1st horizontal PLL and vertical section status(locked or not), and about the XARY protection (activated or not). Resetting the XRAY internal latch can be done either by decreasing the Vcc or $V_{DD}$ supply or directly resetting it via the $I^2C$ interface. ## Sync Inputs Both H/HVin and Vsyncin inputs are TTL compatible trigger with Hysteresis to avoid erratic detection. Both inputs include a pull up register connected to V<sub>DD</sub>. # **Sync Processor Output** The sync processor indicates on the HLOCKOUT Pin whether 1st PLL is locked to an incoming horizontal sync. HLOCKOUT is a TTL compatible CMOS output. Its level goes to high when locked. In the same time the D8 bit of the status register is set to 0. This information is mainly used to trigger safety procedures (like reducing B+ value) as soon as a change is detected on the incoming sync. Further to this, it may be used in an automatic procedure for free running frequency(fo) adjustment. Sending the desired fo on the sync input and progressively decreasing the free running frequent I<sup>2</sup>C register value (address 02), the HLOCKOUT Pin will go high as soon as the proper setting is reached. Setting the free running frequency this way allows to fully exploit the S1D2512X01 horizontal frequency range. #### HORIZONTAL PART #### Internal input conditions Horizontal part is internally fed by Synchro processor with a digital signal corresponding to horizontal Synchro pulses or to TTL composite input. concerning the duty cycle of the input signal, the following signals (positive or negative) may be applied to the circuit. Using internal integration, both signals are recognized on condition that Z/T < 25%, Synchronization occurs on the leading edge of the internal sync signal. The minimum value of Z is $0.7\mu s$ . An other integration is able to extract vertical pulse of composite Synchro if duty cycle is more than 25% (typically d = 35%) (see 7) The last feature performed is the equalizing pulses removing to avoid parasitic pulse on phase comparator input which is intolerant to wrong or missing pulse. #### PLL1 The PLL1 is composed of a phase comparator, an external filter and a voltage control oscillator (VCO). The phase comparator is a phase frequency type designed in CMOS technology. This kind of phase detector avoids locking on wrong frequencies. It is followed by a charge pump, composed of two current sources sunk and sourced (I = 1mA typ. when locked, I = 140 $\mu$ A when unlocked). This difference between lock/unlock permits a smooth catching of horizontal frequency by PLL1. This effect is reinforced by an internal original slow down system when PLL1 is locked avoiding horizontal too fast frequency change. The dynamic behavior of the PLL is fixed by an external filter which integrates the current of the charge pump. A CRC filter is generally used (see Figure 4) Figure 4. PLL1 PLL1 is internally inhibited during extracted vertical sync (if any) to avoid taking in account missing pulses or wrong pulse on phase comparator. The inhibition results from the opening of a switch located between the charge pump and the filter (see Figure 5). The VCO uses an external RC network. It delivers a linear sawtooth obtained by charge and discharge of the capacitor, by a current proportional to the current in the resistor. Typical thresholds of sawtooth are 1.6V and 6.4V. Figure 5. Block Diagram Figure 6. Details of VCO The control voltage of the VCO is typically comprised between 1.33V and 6V (see figure 6). The theoretical frequency range of this VCO is in the ratio 1 to 4.5, the effective frequency range has to be smaller 1 to 4.2 due to clamp intervention on filter lowest value. To avoid spread of external components and the circuit itself, it is possible to adjust free running frequency through I<sup>2</sup>C. This adjustment can be made automatically on the manufacturing line without manual operation by using lock/unlock information. The adjustment range is 0.8 to 1.3 F0 (where 1.3 F0 is the free running frequency at power on reset). The sync frequency has to be always higher than the free running frequency. As an example for a Synchro range from 24kHz to 100kHz, the suggested free running frequency is 23kHz. Another feature is the capability for MCU to force horizontal frequency through I<sup>2</sup>C to 2xF0 or 3xF0 (for burn in mode or safety requirement). In this case, inhibition switch is opened leaving PLL1 free but voltage on PLL1 filter is forced to 2.66V for 2xF0 or 4.0V for 3xF0. The PLL1 ensures the coincidence between the leading edge of the Synchro signal and a phase reference obtained by comparison between the sawtooth of the VCO and an internal DC voltage $I^2C$ adjustable between 2.8V and 4.0V (corresponding to $\pm 10\%$ ) (see Figure 7) Figure 7. PLL1 Timing Diagram The S1D2512X01 also includes a lock/unlock identification block which senses in real time whether PLL1 is locked or not on the incoming horizontal sync signal. The resulting information is available on Hlockout (see sync processor). The block function is described in figure 5. When PLL1 is unlocked, It forces Hlockout to leave high. The lock/unlock information is also available through I<sup>2</sup>C read. #### PLL2 The PLL2 ensures a constant position of the shaped Flyback signal in comparison with the sawtooth of the VCO (Figure 8). The phase comparator of PLL2 (phase type comparator) is followed by a charge pump (typical output current:0.5mA). The Flyback input is composed of an NPN transistor. This input must be current driven. The maximum recommended input current is 5mA (see Figure 9). The duty cycle is adjustable through $I^2C$ from 30% to 60%. For start up safe operation, initial duty cycle (after power on reset) is 60% in order to avoid having a too long conduction period of the horizontal scanning transistor. The maximum storage time (Ts max.) is (0.44T<sub>H</sub>-T<sub>FLY</sub>/2). Typically, T<sub>FLY</sub>/TH is around 20% which means that Ts max is around 34% of T<sub>H</sub>. Figure 8. PLL2 Timing Diagram Figure 9. Flyback Input Electrical Diagram ## **Output Section** The H-drive signal is sent to the output through a shaping stage which also controls the H-drive duty cycle (I<sup>2</sup>C adjustable). In order to secure scanning power part operation, the output is inhibited in the following circumstances: - Vcc and V<sub>DD</sub> too low - XRAY protection activated - During horizontal Flyback - H Drive I<sup>2</sup>C bit control is off. The output stage is composed of a NPN bipolar transistor. Only the collector is accessible (see Figure 10). Figure 10. Output Section The output stage is intended for reverse base control, where setting the output NPN in off-state will control the power scanning transistor in off-state. The maximum output current is 30mA, and the corresponding voltage drop of the output $V_{CEsat}$ is 0.4V Max. It is evident that the power scanning transistor cannot be directly driven by the integrated circuit. An interface has to be designed between the circuit and the power transistor which can be of bipolar or MOS type. # X-RAY Protection The activation of the X-ray protection is obtained by application of a high level on the X-ray input (8V on pin 25). It inhibits the H-drive and B+ outputs. This protection is latched; It may be reset either by Vcc or $V_{DD}$ switch off or by $I^2C$ (see Figure 11). # **Vertical Dynamic Focus** The S1D2512X01 delivers a vertical parabola wave from on pin 10. Vertical dynamic focus is tracked with VPOS and VAMP. Its amplitude can be adjusted. It is also affected by S and C corrections. This positive signal once amplified has to be connected to the CRT focusing grids. Figure 11. Safety Functions Block Diagram ## **VERTICAL PART** ## **Geometric Corrections** The principle is represented in Figure 12. Figure 12. Geometric Corrections Principle Starting from the vertical ramp, a parabola shaped current is generated for E/W correction, dynamic horizontal phase control correction, and vertical dynamic focus correction. The base of the parabola generator is an analog multiplier, the output current of which is equal to: $$\Delta I = k \times (V_{OUT} - V_{DCMID})^2$$ Where Vout is the vertical output ramp (typically between 2 and 5V) and $V_{DCMID}$ is 3.5V (for $V_{REF-V} = 8V$ ). One more multiplier provides a current proportional to (Vout - $V_{DCMID}$ )<sup>4</sup> for corner correction The VOUT sawtooth is typically centered on 3.5V. By changing the vertical position, the sawtooth shifts by $\pm 0.3V$ . In order to keep a good screen geometry for any end user preference adjustment we implemented the geometry tracking. Due to large output stages voltage range (E/W, keystone, corner), the combination of tracking function with maximum vertical amplitude, max or min vertical position and maximum gain on the DAC control may lead to the output stages saturation. This must be avoided by limiting the output voltage by appropriate I<sup>2</sup>C registers values. For E/W part and dynamic horizontal phase control part, a sawtooth shaped differential current in the following form is generated: $$\Delta I' = k' \times (V_{OUT} - V_{DCMID})^2$$ Then $\Delta I$ and $\Delta I$ 'are added together and converted into voltage for the E/W part. Each of the three E/W components, and the two dynamic horizontal phase control ones may be inhibited by their own I<sup>2</sup>C select bit. The E/W parabola is available on pin 24 via an emitter follower which has to be biased by an external resistor (10K $\Omega$ ). Since stable in temperature, the device can be DC coupled with an external circuitry. The vertical dynamic focus is available on output pin 10. Dynamic horizontal phase control current drives internally the H-position, moving the Hfly position on the horizontal sawtooth in the $\pm$ 1.4% $T_H$ both on side pin balance and parallelogram. #### **EW** EWOUT = 2.5V + K1 ( $V_{OUT} - V_{DCMID}$ ) + K2 ( $V_{OUT} - V_{DCMID}$ )<sup>2</sup> + K3 (Vout - $V_{DCMID}$ )<sup>4</sup> K1 is adjustable by the keystone I<sup>2</sup>C register K2 is adjustable by the EW amplitude I<sup>2</sup>C register K3 is adjustable by the corner I<sup>2</sup>C register # **Dynamic Horizontal Phase Control** IOUT = K4 $(V_{OUT} - V_{DCMID})^2 + K5 (V_{OUT} - V_{DCMID})$ K4 is adjustable by side pin balance I<sup>2</sup>C register K5 is adjustable by parallelogram I<sup>2</sup>C register. #### **Function** When the Synchronization pulse is not present, an internal current source sets the free running frequency. For an external capacitor, $C_{OSC} = 150$ nF, the typical free running frequency is 100Hz. Typical free running frequency can be calculated by: $$fo(Hz) = 1.5 \cdot 10^{-5} \cdot \frac{1}{C_{OSC}}$$ A negative or positive TTL level pulse applied on pin 2 (VSYNC) as well as a TTL composite sync on pin 1 can Synchronize the ramp in the range [fmin, fmax]. This frequency range depends on the external capacitor connected on pin 22. A capacitor in the range [150nF, $\pm$ 5%] is recommended for application in the following range: 50Hz to 185Hz. Typical maximum and minimum frequency, at 25°C and without any correction (S correction or C correction), can be calculated by: $$f_{(Max.)} = 3.5 \times \text{fo and } f_{(Min.)} = 0.33 \times \text{fo}$$ If S or C corrections are applied, these values are slightly affected. If a Synchronization pulse is applied, the internal oscillator is synchronized immediately but the amplitude changes. An internal correction is activated to adjust it in less than a half a second: the highest voltage of the ramp pin 22 is sampled on the sampling capacitor connected on pin 20 at each clock pulse and a transconductance amplifier generates the charge current of the capacitor. The ramp amplitude becomes again constant. The read status register enables to have the vertical lock-unlock and the vertical sync polarity informations. It is recommended to use a AGC capacitor with low leakage current. A value lower than 100nA is mandatory. A good stability of the internal closed loop is reached by a 470nF $\pm$ 5% capacitor value on pin 20 (VAGC) Figure 13. AGC Loop Block Diagram # I<sup>2</sup>C Control Adjustments Then, S and C correction shapes can be added to this ramp. This frequency independent S and C corrections are generated internally. Their amplitude are adjustable by their respective $I^2C$ register. They can also be inhibited by their select bit. The amplitude of this S and C corrected ramp can be adjusted by the vertical ramp amplitude control register. The adjusted ramp is available on pin 23 (VOUT) to drive an external power stage. The gain of this stage is typically 25% depending on its register value. The mean value of this ramp is driven by its own $I^2C$ register (vertical position). Its value is VPOS = $7/16 \cdot V_{REF} \pm 300$ mV. Usually VOUT is sent through a resistive divider to the inverting input of the booster. Since VPOS derives from $V_{REF-V}$ , the bias voltage sent to the non-inverting input of booster should also derive from $V_{REF-V}$ to optimize the accuracy (see application diagram). # **Basic Equations** In first approximation, the amplitude of the ramp on pin 23 (Vout) is: $V_{OUT}$ - VPOS = ( $V_{OSC}$ - $V_{DCMID}$ ) • (1 + 0.25 ( $V_{AMP}$ )) with: - V<sub>DCMID</sub> = 7/16•V<sub>REF</sub> (typically 3.5V, the middle value of the ramp on pin 22) - V<sub>OSC</sub> = V22 (ramp with fixed amplitude) - VAMP = 1 for minimum vertical amplitude register value and +1 for maximum - VPOS is calculated by: VPOS = V<sub>DCMID</sub> + 0.3Vp with Vp equals -1 for minimum vertical position register value and +1 for maximum The current available on pin 22 is: $$I_{OSC} = \frac{3}{8} \cdot V_{REF} \cdot C_{OSC} \cdot f$$ with C<sub>OSC</sub>: capacitor connected on pin 22 f: synchronization frequency. # **Vertical Moire** By using the vertical moire, VPOS can be modulated from frame to frame. This function is intended to cancel the fringes which appear when line to line interval is very close to the CRT vertical pitch. The amplitude of the modulation is controlled by register VMOIRE on address OC and can be switched - off via the control bit D7. #### DC/DC CONVERTER PART This unit controls the switch-mode DC/DC converter. It converts a DC constant voltage into the B+ voltage(roughly proportional to the horizontal frequency) necessary for the horizontal scanning. This DC/DC converter must be configured in step-up mode. It operates very similarly to the well known UC3842. # Step-up Mode Operating description - The power MOS is switched-on at the middle of the horizontal Flyback. - The power MOS is switched-off when its current reaches predetermined value. For this purpose, a sense resistor is inserted in its source. The voltage on this resistor is sent to pin16 (ISENSE). - The feedback (coming either from the EHV or from the Flyback) is divided to a voltage close to 4.8V and compared to the internal 4.8V reference (IVREF). The difference is amplified by an error amplifier, the output of which controls the power MOS switch-off current. #### Main Features - · Switching synchronized on the horizontal frequency - B+ voltage always higher than the DC source - Current limited on a pulse-by-pulse basis - The DC/DC converter is disabled: - When V<sub>CC</sub> or V<sub>DD</sub> are too low, - When X-Ray protection is latched, - Directly through I<sup>2</sup>C bus. - When disabled, BOUT is driven to GND by a 0.5mA current source. This feature allows to implement externally a soft start circuit. Figure 14. DC/DC Converter Part # **APPLICATION BOARD CIRCUIT** Figure 15. Application Circuit