### **Preliminary Information**

This document contains information on a new product. The parametric information, although not fully characterized, is the result of testing initial devices.



# CX77301

# PA Module for Dual-band EGSM900 / DCS1800 / GPRS

The CX77301 is a dual-band Power Amplifier Module (PAM) designed in a compact form factor for Class 4 EGSM900 and Class 1 DCS1800 operation that also supports multi-slot transmission for Class 10 General Packet Radio Service (GPRS) operation.

The module consists of an EGSM900 PA block, a DCS1800 PA block, impedance matching circuitry for 50  $\Omega$  input and output impedances, and bias control circuitry. Two separate Heterojunction Bipolar Transistor (HBT) PA blocks are fabricated on a single Gallium Arsenide (GaAs) die. One PA block operates in the EGSM900 band and the other PA block supports the DCS1800 band. Optimized for lithium ion battery operation, both PA blocks share common power supply pins to distribute current. A custom CMOS integrated circuit provides the internal interface circuitry, including a current amplifier that minimizes the required power control current (I<sub>APC</sub>) to 10  $\mu$ A, typical. The GaAs die, the Silicon (Si) die, and passive components are mounted on a multi-layer laminate substrate. The assembly is encapsulated with plastic overmold.

The RF input and output ports are internally matched to 50  $\Omega$  to reduce the number of external components for a dual-band design. Extremely low leakage current (2  $\mu$ A, typical) of the dual PA module maximizes handset standby time. The CX77301 also contains band-select switching circuitry to select EGSM (logic 0) or DCS (logic 1) as determined from the Band Select (BS) signal. In the Functional Block Diagram shown below, the BS pin selects the PA output (DCS OUT or EGSM OUT) while the Analog Power Control (APC) controls the level of output power.

### Functional Block Diagram

### **Distinguishing Features**

- High efficiency: EGSM 55% DCS 50%
- Input/output matching 50 Ω internal
- Small outline
   9.1 mm x 11.6 mm
- Low profile
- 1.5 mm maximum
- Low APC current
- 10 μA typical
- Gold plated, lead-free contacts.

### Applications

- Dual-band cellular handsets encompassing Class 4 EGSM900,
  - Class 1 DCS1800, and
  - up to Class 10 GPRS multi-slot operation.



100956D January 2, 2002

# **Electrical Specifications**

The following tables list the electrical characteristics of the CX77301 Power Amplifier. Table 1 lists the absolute maximum ratings and Table 2 shows the recommended operating conditions. Table 3 shows the electrical characteristics of the CX77301 for EGSM and DSC modes. A typical CX77301 application diagram appears in Figure 1.

The CX77301 is a static-sensitive electronic device and should not be stored or operated near strong electrostatic fields. Detailed ESD precautions along with information on device dimensions, pin descriptions, packaging and handling can be found in later sections of this data sheet.

Table 1. Absolute Maximum Ratings

| Parameter                                          | Minimum | Maximum                                    | Unit |
|----------------------------------------------------|---------|--------------------------------------------|------|
| Input power (P <sub>IN</sub> )                     | _       | 15                                         | dBm  |
| Supply voltage (Vcc), standby, $V_{APC} \le 0.3 V$ | —       | 7                                          | V    |
| Control voltage (VAPC)                             | -0.5    | V <sub>CC_MAX</sub> – 0.2<br>(See Table 3) | V    |
| Storage Temperature                                | -55     | +100                                       | °C   |

### Table 2. CX77301 Recommended Operating Conditions

| Parameter                                                                                                                                                        | Minimum                  | Typical | Maximum               | Unit |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|---------|-----------------------|------|--|--|--|
| Supply Voltage (Vcc)                                                                                                                                             | 2.9                      | 3.5     | 4.8 V <sup>(1)</sup>  | V    |  |  |  |
| Supply Current (Icc)                                                                                                                                             | 0                        | _       | 2.5 <sup>(1)</sup>    | А    |  |  |  |
| Operating Case Temperature (T <sub>CASE</sub> )<br>1-Slot (12.5% duty cycle)<br>2-Slot (25% duty cycle)<br>3-Slot (37.5% duty cycle)<br>4-Slot ( 50% duty cycle) | -20<br>-20<br>-20<br>-20 | _       | 100<br>90<br>75<br>60 | °C   |  |  |  |
| <i>NOTE(S):</i><br><sup>(1)</sup> For charging conditions with $V_{CC} > 4.8 \text{ V}$ , derate Icc linearly down to 0.5 A max at $V_{CC} = 5.5 \text{ V}$      |                          |         |                       |      |  |  |  |

### Table 3. CX77301 Electrical Specifications (1 of 4)<sup>(1)</sup>

| Parameter                                     | meter Symbol Test Condition  |                                                                                                                                   | Min  | Typical | Мах  | Units |  |
|-----------------------------------------------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|------|---------|------|-------|--|
| General                                       |                              |                                                                                                                                   |      |         |      |       |  |
| Supply Voltage                                | Vcc                          | _                                                                                                                                 | 2.9  | 3.5     | 4.8V | V     |  |
| Power Control Current                         | IAPC                         | _                                                                                                                                 | _    | 10      | 100  | μA    |  |
| Leakage Current                               | Iq                           | $V_{CC} = 4.5 V$<br>$V_{APC} = 0.3 V$<br>$T_{CASE} = +25 °C$<br>$P_{IN} \le -60 dBm$                                              | _    |         | 5    | μΑ    |  |
| APC Enable Threshold                          | $V_{\text{APC}_{\text{TH}}}$ | —                                                                                                                                 | 200  | —       | 600  | mV    |  |
| APC Enable Switching Delay                    | tsw                          | Time from $V_{APC} \ge V_{APC_{TH}}$ until<br>Pout $\le$ (Pout_FINAL -3 dB)                                                       | 5    |         | 8    | μs    |  |
|                                               | EGSM Mode (                  | f = 880 to 915 MHz and P <sub>IN</sub> = 6 to 12 d                                                                                | Bm)  |         |      |       |  |
| Frequency Range                               | f                            | -                                                                                                                                 | 880  |         | 915  | MHz   |  |
| Input Power                                   | PIN                          | -                                                                                                                                 | 6    |         | 12   | dBm   |  |
| Analog Power<br>Control Voltage               | Vapc                         | Pout = 32 dBm                                                                                                                     | 1.2  | 1.7     | 2.1  | V     |  |
| Power Added Efficiency)                       | PAE                          | $V_{CC} = 3.5 V$ $P_{OUT} \ge 34.5 dBm$ $V_{APC} \approx 2.0 V,$ pulse width = 577 µs,<br>duty cycle = 1:8<br>$T_{CASE} = +25 °C$ | 50   | 55      |      | %     |  |
| 2 <sup>nd</sup> to 13 <sup>th</sup> Harmonics | 2f0 to 13f0                  | BW = 3 MHz<br>5 dBm $\leq$ Pour $\leq$ 35 dBm                                                                                     | -    | _       | -7   | dBm   |  |
| Output Power                                  | Роит                         | $V_{CC} = 3.5 V$ $V_{APC} \approx 2.0 V$ $T_{CASE} = +25 \text{ °C}$                                                              | 34.5 | 35.0    | —    | dBm   |  |
|                                               | Pout max                     | $V_{CC} = 2.9 V$ $V_{APC} \le 2.6 V$ $T_{CASE} = -20 \text{ °C to +100 °C}$ (See Table 2 for multi-slot) $P_{IN} = 6 \text{ dBm}$ | 32   | 33      |      | dBm   |  |
|                                               | Pout max                     | $V_{CC} = 4.8 V$ $V_{APC} \le 2.6 V$ $T_{CASE} = -20 \text{ °C to +100 °C}$ (See Table 2 for multi-slot) $P_{IN} = 6 \text{ dBm}$ | 32   | 33      | _    | dBm   |  |
| Input VSWR                                    | Γin                          | Pout = 5 to 35 dBm, controlled by VAPC                                                                                            | —    | 1.5:1   | 2:1  | —     |  |
| Forward Isolation                             | Pout standby                 | P <sub>IN</sub> = 12 dBm,<br>V <sub>APC</sub> = 0.3 V                                                                             | —    | -35     | -30  | dBm   |  |

| Table 3. CX77301 Electrical Specifications (2 of 4) |
|-----------------------------------------------------|
|-----------------------------------------------------|

| Parameter Symbol                                                                     |                 | Test Condition                                                                                                                                                                                            | Min                      | Typical | Мах  | Units |
|--------------------------------------------------------------------------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|---------|------|-------|
| Switching Time                                                                       | TRISE, TFALL    | Time from Pout = -10 dBm to Pout = +5 dBm, $\tau \approx 90\%$                                                                                                                                            | -                        | 5       | 8    | μs    |
|                                                                                      |                 | Time from Pout = $-10 \text{ dBm to}$<br>Pout = $+20 \text{ dBm}$ , $\tau \approx 90\%$                                                                                                                   | _                        | 5       | 8    | μs    |
|                                                                                      |                 | Time from Pout = $-10$ dBm to<br>Pout = $+34.5$ dBm, $\tau \approx 90\%$                                                                                                                                  | _                        | 2       | 4    | μs    |
| Spurious                                                                             | Spur            | All combinations of the following<br>parameters:<br>$V_{APC} = controlled^{(2)}$<br>$P_{IN} = min. to max.$<br>$V_{CC} = 2.9 V to 4.8 V$<br>Load VSWR = 8:1, all phase angles                             | No para<br>oscillation > |         | n    |       |
| Load Mismatch                                                                        | Load            | All combinations of the following<br>parameters:<br>$V_{APC} = Controlled^{(2)}$<br>$P_{IN} = Min. to Max.$<br>$V_{CC} = 2.9 V to 4.8 V$<br>Load VSWR = 10:1, all phase<br>angles                         | permanent degradation    |         |      |       |
| Noise Power                                                                          |                 | At f0 + 20 MHz:<br>RBW = 100 kHz<br>$V_{CC} = 3.5 V$<br>$5 \text{ dBm} \le P_{OUT} \le 34.5 \text{ dBm}$                                                                                                  | _                        | _       | -82  | dBm   |
|                                                                                      | PNOISE          | $\begin{array}{l} \mbox{At f0 + 10 MHz:} \\ \mbox{RBW} = 100 \mbox{ kHz} \\ \mbox{Vcc} = 3.5 \mbox{ V} \\ \mbox{5 dBm} \leq \mbox{Pour} \leq 34.5 \mbox{ dBm} \end{array}$                                | _                        | _       | -76  | dBm   |
|                                                                                      |                 | At 1805 to 1880 MHz:<br>RBW = 100 kHz<br>Vcc = 3.5 V<br>5 dBm ≤ Pour ≤ 34.5 dBm                                                                                                                           | _                        | _       | -90  | dBm   |
| Coupling of 2nd and 3rd 2f0, 3f0<br>Harmonic from the EGSM Band<br>into the DCS Band |                 | Measured at the DCS output,<br>-15 dBm $\leq P_{OUT} \leq 34$ dBm                                                                                                                                         | —                        | -25     | -20  | dBm   |
|                                                                                      | DCS Mode (f = 1 | 710 to 1785 MHz and P <sub>IN</sub> = 5 to 11 d                                                                                                                                                           | Bm)                      |         |      |       |
| Frequency Range f                                                                    |                 | _                                                                                                                                                                                                         | 1710                     | _       | 1785 | MHz   |
| Input Power                                                                          | Pin             | _                                                                                                                                                                                                         | 5                        | _       | 11   | dBm   |
| Analog Power Control Voltage                                                         | Vapc            | Pout = 29.5 dBm                                                                                                                                                                                           | 1.35                     | 1.7     | 2.1  | V     |
| Power Added Efficiency                                                               | PAE             | $\label{eq:Vcc} \begin{array}{l} V_{CC} = 3.5 \ V \\ P_{OUT} \geq 31.5 \ dBm \\ V_{APC} \approx 2.0 \ V, \\ pulse \ width = 577 \ \mu s, \\ duty \ cycle = 1:8 \\ T_{CASE} = +25 \ ^{\circ}C \end{array}$ | 45                       | 50      | _    | %     |

| Parameter            | Symbol             | Test Condition                                                                                                                                                                                           | Min  | Typical                  | Мах | Units |
|----------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------------|-----|-------|
| 2nd to 7th Harmonics | 2f0 to 7f0         | BW = 3 MHz<br>0 dBm ≤ Pout≤ 32 dBm                                                                                                                                                                       | —    | —                        | -7  | dBm   |
| Output Power         | Роит               | $V_{CC} = 3.5 V$ $V_{APC} \approx 2.0 V$ $T_{CASE} = +25 \text{ °C}$                                                                                                                                     | 31.5 | 32.0                     | —   | dBm   |
|                      | Pout max           | $\label{eq:Vcc} \begin{array}{l} V_{CC} = 2.9 \ V \\ V_{APC} \leq 2.6 \ V \\ T_{CASE} = -20 \ ^{\circ}C \ to \ +100 \ ^{\circ}C \\ (See \ Table \ 2 \ for \ multi-slot) \\ P_{IN} = 5 \ dBm \end{array}$ | 29.5 | 30.5                     | _   | dBm   |
|                      | Pout max           | $\label{eq:Vac} \begin{array}{l} V_{CC} = 4.8 \ V \\ V_{APC} \leq 2.6 \ V \\ T_{CASE} = -20 \ ^{\circ}C \ to \ +100 \ ^{\circ}C \\ (See \ Table \ 2 \ for \ multi-slot) \\ P_{IN} = 5 \ dBm \end{array}$ | 29.5 | 30.5                     |     | dBm   |
| Input VSWR           | Γın                | $P_{\text{OUT}} = 0$ to 32 dBm, controlled by $V_{\text{APC}}$                                                                                                                                           | _    |                          | 2:1 | —     |
| Forward Isolation    | Pout standby       | P <sub>IN</sub> = 10.5 dBm<br>V <sub>APC</sub> = 0.3 V                                                                                                                                                   | —    | -40                      | -35 | dBm   |
| Switching Time       |                    | Time from $P_{OUT} = -10 \text{ dBm to}$<br>$P_{OUT} = 0 \text{ dBm}, \tau \approx 90\%$                                                                                                                 | —    | 10                       | 12  | μs    |
|                      | aurise, $	au$ fall | Time from $P_{OUT} = -10 \text{ dBm to}$<br>$P_{OUT} = +20 \text{ dBm}, \tau \approx 90\%$                                                                                                               | _    | 5                        | 8   | μs    |
|                      |                    | Time from Pout = $-10$ dBm to<br>Pout = $+31.5$ dBm, $\tau \approx 90\%$                                                                                                                                 | _    | 2                        | 5   | μs    |
| Spurious             | Spur               | All combinations of the following<br>parameters:<br>$V_{APC} = Controlled^{(3)}$<br>$P_{IN} = min. to max.$<br>$V_{CC} = 2.9 V to 4.8 V$<br>Load VSWR = 8:1, all phase angles                            |      | No para<br>oscillation > |     | n     |

| Parameter     | Symbol | Test Condition                                                                                                                                                                                       | Min | Typical | Мах | Units |
|---------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------|-----|-------|
| Load Mismatch | Load   | All combinations of the following<br>parameters:No module d<br>permanent de<br>VAPC = Controlled $(3)$ $P_{IN} = Min. to Max.$ $V_{CC} = 2.9 V to 4.8 V$ Load VSWR = 10:1, all phase<br>anglesangles |     |         |     |       |
| Noise Power   |        | At f0 + 20 MHz:<br>RBW = 100 kHz<br>$V_{CC} = 3.5 V$<br>$0 \text{ dBm} \le P_{OUT} \le 31.5 \text{ dBm}$                                                                                             | _   | _       | -80 | dBm   |
|               | PNOISE | At 925 to 960 MHz:<br>RBW = 100 kHz<br>$V_{CC} = 3.5 V$<br>$0 \text{ dBm} \le P_{OUT} \le 31.5 \text{ dBm}$                                                                                          | _   | _       | -95 | dBm   |

Table 3. CX77301 Electrical Specifications (4 of 4)<sup>(1)</sup>

<sup>(1)</sup> Unless specified otherwise:  $T_{CASE} = -20 \degree C$  to maximum operating temperature (see Table 2), RL = 50  $\Omega$ , pulsed operation with pulse width  $\leq 2308 \ \mu$ s, duty cycle  $\leq 4:8$ , Vcc = 2.9 V to 4.8 V

(2)  $I_c = 0A$  to xA, where x = current at Pout = 34.5 dBm, 50  $\Omega$  load, and V<sub>cc</sub> = 3.5 V.

<sup>(3)</sup> Ic = 0A to xA, where x = current at Pout = 32.0 dBm, 50  $\Omega$  load, and Vcc = 3.5 V.





100956D Jannuary 2, 2002

## Package Dimensions and Pin Descriptions

Figure 2 displays the dimensions of the 16-pin leadless CX77301 dual-band PAM. Figure 3 shows the device pin configuration, and Table 4 describes the pin names.







### Figure 3. CX77301 Package and Pin Configuration (Top view)

### Table 4. CX77301 Signal Description

| Pin | Name     | Description                       |
|-----|----------|-----------------------------------|
| 1   | GND      | Ground                            |
| 2   | DCS IN   | RF input to DCS PA (DC coupled)   |
| 3   | GND      | Ground                            |
| 4   | EGSM IN  | RF input to EGSM PA               |
| 5   | GND      | Ground                            |
| 6   | Vcc      | Power supply for PA driver stages |
| 7   | GND      | Ground                            |
| 8   | Vcc      | Power supply for PA output stages |
| 9   | GND      | Ground                            |
| 10  | EGSM OUT | EGSM RF output (DC coupled)       |
| 11  | GND      | Ground                            |
| 12  | DCS OUT  | DCS RF output (DC coupled)        |
| 13  | GND      | Ground                            |
| 14  | APC      | Analog Power Control              |
| 15  | GND      | Ground                            |
| 16  | BS       | Band select                       |

# Package and Handling Information

Production quantities of this product are shipped in the standard tape and reel format illustrated in Figure 4 below.

Figure 4. CX77301 Tape and Reel Dimensions



# **Electrostatic Discharge Sensitivity**

The CX77301 is a Class I device. Figure 5 lists the Electrostatic Discharge (ESD) immunity level for each pin of the CX77301 product. The numbers in Figure 5 specify the ESD threshold level for each pin where the I-V curve between the pin and ground starts to show degradation. The ESD testing was performed in compliance with MIL-STD-883E Method 3015.7 using the Human Body Model. Since 2000 volts represents the maximum measurement limit of the test equipment used, pins marked > 2000 V pass 2000 V ESD stress.





Various failure criteria can be utilized when performing ESD testing. Many vendors employ relaxed ESD failure standards which fail devices only after "the pin fails the electrical specification limits" or "the pin becomes completely non-functional". Conexant employs most stringent criteria, fails devices as soon as the pin begins to show any degradation on a curve tracer.

To avoid ESD damage, both latent or visible, it is very important that the product assembly and test areas follow the Class-1 ESD handling precautions listed in Table 5.

Table 5. Precautions for GaAs ICs with ESD Thresholds Greater Than 200 V But Less Than 2000 V

| Personnel Grounding<br>Wrist Straps<br>Conductive Smocks, Gloves and Finger Cots<br>Antistatic ID Badges | $\begin{tabular}{l} \hline Facility \\ \end{tabular} Relative Humidity Control and Air Ionizers \\ \end{tabular} Dissipative Floors (less than 109 $\Omega$ to GND) \end{tabular}$ |
|----------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Protective Workstation                                                                                   | Protective Packaging & Transportation                                                                                                                                              |
| Dissipative Table Tops                                                                                   | Bags and Pouches (Faraday Shield)                                                                                                                                                  |
| Protective Test Equipment (Properly Grounded)                                                            | Protective Tote Boxes (Conductive Static Shielding)                                                                                                                                |
| Grounded Tip Soldering Irons                                                                             | Protective Trays                                                                                                                                                                   |
| Conductive Solder Suckers                                                                                | Grounded Carts                                                                                                                                                                     |
| Static Sensors                                                                                           | Protective Work Order Holders                                                                                                                                                      |

# **Technical Information**

### CMOS Bias Controller Characteristics

The CMOS die within the PAM performs several functions that are important to the overall module performance. Some of these functions must be considered for development of the power ramping features in a 3GPP compliant transmitter power control loop<sup>1</sup>. Power ramping considerations will be discussed later in this section.

The four main functions that will be described in this section are Standby Mode Control, Band Select, Voltage Clamp, and Current Buffer. The functional block diagram is shown in Figure 6.



Figure 6. Functional Block Diagram

<sup>1.</sup> Please refer to 3GPP TS 05.05, Digital Cellular Communications System (Phase 2+); Radio Transmission and Reception. All GSM specifications are now the responsibility of 3GPP. The standards are available at http://www.3GPP.org/3G\_specs/spec\_titles.htm

### Standby Mode Control

The Combinational Logic cell includes enable circuitry that monitors the APC ramping voltage from the power amplifier controller (PAC) circuit in the GSM transmitter. Typical handset designs directly connect the PA V<sub>CC</sub> to the battery at all times, and for some PA manufacturers this requires a control signal to set the device in or out of standby mode. The Conexant PAM does not require a Transmit Enable input because it contains a standby detection circuit that senses the V<sub>APC</sub> to enable or disable the PA. This feature helps minimize battery discharge when the PA is in standby mode. When V<sub>APC</sub> is below the enable threshold voltage, the PA goes into a standby mode, which reduces battery current (I<sub>CC</sub>) to 6  $\mu$ A, typical, under nominal conditions.

For voltages less than 700 mV at the APC input (pin 14), the PA bias is held at ground. As the APC input exceeds the enable threshold, the bias will activate. After an 8 µs delay, the amplifier internal bias will ramp quickly to match the ramp voltage applied to the APC input. In order for the internal bias to precisely follow the APC ramping voltage, it is critical that a ramp pedestal is set to the APC input at or above the enable threshold level with a timing at least 8 µs prior to ramp-up. This will be discussed in more detail in the following section, "Power Ramping Considerations for 3GPP Compliance".

### Band Select

The Combinational Logic cell also includes a simple gate arrangement that selects the desired operational band by activating the appropriate current buffer. The voltage threshold level at the Band Select input (pin 16) will determine the active path of the bias output to the GaAs die.

#### Voltage Clamp

The Voltage Clamp circuit will limit the maximum bias voltage output applied to the bases of the HBT devices on the GaAs die. This provides protection against electrical overstress (EOS) of the active devices during high voltage and/or load mismatch conditions. Figure 7 shows the typical transfer function of the APC input to buffer output under resistively loaded conditions. Notice the enable function near 600 mV, and the clamp acting at 2.15 V, corresponding to a supply voltage of 4.0 V.



Figure 7. Base Bias Voltage vs. APC Input, Vcc = 4.0 V

Due to output impedance effects, the bias of the GaAs devices increases as the supply voltage increases. The Voltage Clamp is designed to gradually decrease in level as the battery voltage increases. The performance of the clamp circuit is enhanced by the band gap reference that provides a supply-, process-, and temperature-independent reference voltage. The transfer function relative to V<sub>BAT</sub> is shown in Figure 8. For battery voltages below 3.4 V, the base bias voltage is limited by the common mode range of the buffer amplifier. For battery voltages above 3.4 V, the clamp limits the base bias.





### Current Buffer

The output buffer amplifier performs a vital function in the CMOS device by transferring the APC input voltage ramp to the base of the GaAs power devices. This allows the APC input to be a high impedance port, sinking only 10  $\mu$ A, typical, assuring no loading effects on the PAC circuit. The buffers are designed to source the high GaAs base currents required, while allowing a settling time of less than 8  $\mu$ s for a 1.5 V ramp.

### Power Ramping Considerations for 3GPP Compliance

These are the primary variables in the power control loop that the system designer must control:

- software control of the DSP / DAC
- software control of the transmitter timing signals
- ramp profile attributes pedestal, number of steps, duration of steps
- layout of circuit / parasitics
- RC time constants within the PAC circuit design

All of these variables will directly influence the ability of a GSM transmitter power control loop to comply with 3GPP specifications.

Although there is a specific time mask template in which the transmitter power is allowed to ramp up, the method is very critical. The 3GPP system specification for switching transients results in a

requirement to limit the edge rate of output power transitions of the mobile. Switching transients are caused by the transition from minimum output power to the desired output power, and vice versa. The spectrum generated by this transition is due to the ramping waveform amplitude modulation imposed on the carrier. Sharper transitions tend to produce more spectral "splatter" than smooth transitions. If the transmit output power is ramped up too slowly, the radio will violate the time mask specification. In this condition, the radio may not successfully initiate or maintain a phone call. If the transmit output power is ramped up too quickly, this will cause RF "splatter" at certain frequency offsets from the carrier as dictated by the 3GPP specification. This splatter, known as Output RF Spectrum (ORFS) due to Switching Transients, will increase the system noise level, which may knock out other users on the system. The main difficulty with TDMA power control is allowing the transmitter to ramp the output power up and down gradually so switching transients are not compromised while meeting the time mask template at all output power levels in all operational bands. The transmitter has 28  $\mu$ s to ramp up power from an off state to the desired power level.

The GSM transmitter power control loop generally involves feedback around the GaAs PA, which limits the bandwidth of signals that can be applied to the PA bias input. Since the PA is within the feedback loop, its own small-signal frequency response must exhibit a bandwidth 5 to 10 times that of the power control loop. As discussed in the previous section, the PA bias is held at ground for inputs less than 700mV. As the APC input exceeds the enable threshold, the bias will activate. After an 8  $\mu$ s delay, the amplifier internal bias will quickly ramp to match the ramp voltage applied to the VAPC input. Since the bias must be wide band relative to the power control loop, the ramp will exhibit a fast edge rate. If the APC input increases beyond 1V before the 8  $\mu$ s switching delay is allowed to occur after the bias. During this ramp, the internal power control is running "open loop" and the edge rates are defined by the frequency response of the PA bias rather than that of the power control loop. This open loop condition will result in switching transients that are directly correlated to the PA bias bandwidth.

Application of an initial APC voltage, which enables the bias at least 8  $\mu$ s before the V<sub>APC</sub> voltage is ramped, will ensure that the internal bias of the PAM will directly follow the applied V<sub>APC</sub>. As a result, the power control loop will define all edge transitions rather than the PA internal bandwidth defining the transition. Figures 9 and 10 show the relationship of the internal bias relative to the applied APC in two cases. One case has ramping starting from ground; the other case has ramping starting with an initial enable pedestal of 700 mV. It is evident that the pedestal level is critical to ensure a predictable and well behaved power control loop.

# To enable the CMOS driver in the PAM prior to ramp-up, a PAC output pedestal level to the APC input of the PAM (pin 14) should be set to about 700 mV. This pedestal level should have a duration of at least 8 $\mu$ s directly prior to the start of ramp up.

Figure 11 shows typical signals and timings measured in a GSM transmitter power control loop. This particular example is at GSM Power Level 5, Channel 62. The oscilloscope traces are TxVCO\_enable, PAC\_enable, DAC Ramp, and V<sub>APC</sub> (pin 14).

**NOTE:** When the TxVCO is enabled, the pedestal becomes set at the APC input of the PAM, then the PAC is enabled, and finally the DAC ramp begins.

The device specifications for enable threshold level and switching delay are shown in Table 3.

PA Module for Dual-band EGSM900 / DCS1800 / GPRS





Figure 10. PAM Internal Bias Performance – Pedestal Applied







### **Ordering Information**

| Model Number | Manufacturing<br>Part Number | Product Revision | Package             | Operating Temperature |
|--------------|------------------------------|------------------|---------------------|-----------------------|
| CX77301      | CX77301                      | -13              | 9.1 x 11.6 x 1.5 mm | –20 °C to +100 °C     |

### **Revision History**

| Revision | Level | Date            | Description                                                                                                     |
|----------|-------|-----------------|-----------------------------------------------------------------------------------------------------------------|
| А        |       | June 2000       | Initial Release                                                                                                 |
| В        |       | January 2001    | New Tables 3,4; revise Figure 4.                                                                                |
| С        |       | March 2001      | Add ESD data, revised format to add chapter headings                                                            |
| D        |       | January 2, 2002 | Add: Technical Information Section<br>Revise: Functional Block Diagram; Figure 10;<br>ESD data (+/– thresholds) |

### **References:**

Application Note: PCB Design and SMT Assembly/Rework, Document Number 101762A

© 2001, Conexant Systems, Inc. All Rights Reserved.

Information in this document is provided in connection with Conexant Systems, Inc. ("Conexant") products. These materials are provided by Conexant as a service to its customers and may be used for informational purposes only. Conexant assumes no responsibility for errors or omissions in these materials. Conexant may make changes to specifications and product descriptions at any time, without notice. Conexant makes no commitment to update the information and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to its specifications and product descriptions.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Conexant's Terms and Conditions of Sale for such products, Conexant assumes no liability whatsoever.

THESE MATERIALS ARE PROVIDED "AS IS" WITHOUT WARRANTY OF ANY KIND, EITHER EXPRESS OR IMPLIED, RELATING TO SALE AND/OR USE OF CONEXANT PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, CONSEQUENTIAL OR INCIDENTAL DAMAGES, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. CONEXANT FURTHER DOES NOT WARRANT THE ACCURACY OR COMPLETENESS OF THE INFORMATION, TEXT, GRAPHICS OR OTHER ITEMS CONTAINED WITHIN THESE MATERIALS. CONEXANT SHALL NOT BE LIABLE FOR ANY SPECIAL, INDIRECT, INCIDENTAL, OR CONSEQUENTIAL DAMAGES, INCLUDING WITHOUT LIMITATION, LOST REVENUES OR LOST PROFITS, WHICH MAY RESULT FROM THE USE OF THESE MATERIALS.

Conexant products are not intended for use in medical, lifesaving or life sustaining applications. Conexant customers using or selling Conexant products for use in such applications do so at their own risk and agree to fully indemnify Conexant for any damages resulting from such improper use or sale.

The following are trademarks of Conexant Systems, Inc.: Conexant<sup>TM</sup>, the Conexant C symbol, and "What's Next in Communications Technologies"<sup>TM</sup>. Product names or services listed in this publication are for identification purposes only, and may be trademarks of third parties. Third-party brands and names are the property of their respective owners.

For additional disclaimer information, please consult Conexant's Legal Information posted at www.conexant.com, which is incorporated by reference.

**Reader Response:** Conexant strives to produce quality documentation and welcomes your feedback. Please send comments and suggestions to tech.pubs@conexant.com. For technical questions, contact your local Conexant sales office or field applications engineer.

#### www.conexant.com

General Information: U.S. and Canada: (800) 854-8099 International: (949) 483-6996 Headquarters – Newport Beach 4311 Jamboree Rd. Newport Beach, CA. 92660-3007

