## **MOS Memories** ## **FUJITSU** ## ■ MBM27C256A-20-W MBM27C256A-25-W CMOS 32,768 x 8-Bit UV Erasable and Electrically Programmable Read Only Memory #### Description The Fulltsu MBM27C256A-W is a high speed 262,144-bits UV erasable and electrically reprogrammable read only memory (EPROM) with CMOS technology. It is especially well suited for applications where rapid turn-around and/or bit pattern experimentation, and low-power consumption are important. A 28-pin dual-in line package with a transparent lid and 32-pad Leadless Chip Carrier (LCC) are used to package the MBM27C256A-W. The transparent lid allows the user to expose the device to ultraviolet light in order to erase the memory bit pattern previously programmed. At the completion of erasure, a new pattern can then be written into the memory. The MBM27C256A-W is fabricated using CMOS double polysilicon gate technology with single transistor stacked gate cells. It is organized as 32,768 words by 8-bits for use in microprocessor applications. Single +5V operation greatly facilitates its use in systems. ### Features - Wide temperature range: -55°C to +125°C - **CMOS Power Consumption:** 550 μW max. (Standby) 41 mW/MHz (Active) - 32,768 words by 8-bits organization, fully decoded - Simple programming requirements ■ Single location program- - ming - High speed programming algorithm (typically two 1 ms pulses) - No clock required (fully static operation) ■ Programming voltage: 12.5V - Single +5V supply, ±10% - TTL compatible inputs and outputs - 3-state output with OR-tie capability - Output Enable (OE) pin for simplified memory expansion - Fast access time: MBM27C256A-20-W 200 ns max. MBM27C256A-25-W - 250 ns max. Single +5V operation - Standard 28-pin DIP package/32-pad LCC Ceramic Package DIP-28C-C01 Leadless Chip Carrier LCC-32C-A01 MBM27C256A Block Diagram and Pin Assignments **Absolute Maximum Ratings** (See Note) | Parameter | Symbol | Value | Unit | |-----------------------------------------------|------------------|---------------|------| | Temperature under bias | TBIAS | -65 to +125 | •c | | Storage temperature | T <sub>STG</sub> | -65 to +150 | •c | | Inputs/outputs with respect to GND | VIN, VOUT | -0.6 to +7 | V | | Voltage on A <sub>9</sub> with respect to GND | V <sub>A9</sub> | -0.6 to +13.5 | ٧ | | V <sub>PP</sub> with respect to GND | V <sub>PP</sub> | -0.6 to +14 | ٧ | | V <sub>CC</sub> with respect to GND | Vcc | -0.6 to +7 | V | #### Note: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to the conditions as detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields. It is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high impedance circuit. Functions and Pin Connections | Function<br>(Pin No.) | Address Input | | Data I/O | _ | | | | | |-----------------------|----------------------|------------------------|-------------------|-----------------|-----------------|-------------------------|---------------------|-------------| | Made | (2~10, 21,<br>23~27) | A <sub>9</sub><br>(24) | (11~13,<br>15~19) | E<br>(20) | ŌE<br>(22) | V <sub>CC</sub><br>(28) | V <sub>PP</sub> (1) | GND<br>(14) | | Read | A <sub>IN</sub> | A <sub>IN</sub> | OUT | V <sub>IL</sub> | V <sub>IL</sub> | +5V | + 5V | GND | | Output disable | A <sub>IN</sub> | A <sub>IN</sub> | High Z | VIL | V <sub>IH</sub> | + 5V | +5V | GND | | Stand by | Don't care | Don't care | High Z | VIH | Don't care | +5V | + 5V | GND | | Program | Ain | AIN | IN | V <sub>IL</sub> | V <sub>IH</sub> | +6V | + 12.5V | GND | | Program verify | Ain | AIN | OUT | VIL | V <sub>1L</sub> | +67 | + 12.5V | GND | | Program inhibit | Don't care | Don't care | High Z | VIH | Don't care | +6V | + 12.5V | GND | | Electronic signature | Ain | + 12V | Code | V <sub>IL</sub> | V <sub>IL</sub> | + 5V | + 5V | GND | #### **Recommended Operating** Conditions (Referenced to GND) | Parameter | Symbol | Min | Тур | Max | Unit | Operating<br>Temperature | |------------------------------------|-----------------|----------------------|-----|----------------------|------|--------------------------| | V <sub>CC</sub> supply voltage (1) | V <sub>CC</sub> | 4.5 | 5.0 | 5.5 | V | | | V <sub>PP</sub> supply voltage | V <sub>PP</sub> | V <sub>CC</sub> -0.6 | | V <sub>CC</sub> +0.6 | V | -55°C to +125°C | | Input high voltage | VIH | 2.0 | | V <sub>CC</sub> +0.3 | V | | | Input low voltage | V <sub>IL</sub> | -0.1 | | , 0.8 | V | | #### Note: Capacitance (T<sub>A</sub> = 25°C, f = 1 MHz) | Parameter | Symbol | Min | Тур | Max | Unit | |--------------------------------------------|------------------|----------|-----|-----|------| | Input capacitance (V <sub>IN</sub> = 0V) | C <sub>IN</sub> | | 4 | 6 | pΕ | | Output capacitance (V <sub>OUT</sub> = 0V) | C <sub>OUT</sub> | <u> </u> | 8 | 12 | рF | ### DC Characteristics (Recommended operating conditions unless otherwise noted.) | Parameter | Symbol | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------------|------------------|----------------------|-----|------|------| | Input load current (V <sub>IN</sub> = 5.5V) | lu | | | 10 | μΑ | | Output leakage current (V <sub>OUT</sub> = 5.5V) | lo | | | 10 | μΑ | | V <sub>PP</sub> supply current | Ipp | | 1 | 100 | μΑ | | V <sub>CC</sub> standby current (E = V <sub>IH</sub> ) | I <sub>SB1</sub> | | | 1 | mA | | $V_{CC}$ standby current<br>(E = $V_{CC}$ -0.3V to $V_{CC}$ +0.3V, $I_{OUT}$ = 0 mA) | I <sub>SB2</sub> | | 1 | 100 | μΑ | | V <sub>CC</sub> active current (E = V <sub>I</sub> L) | lcc1 | | | 30 | mA | | V <sub>CC</sub> operation current (f = 4 MHz, I <sub>OUT</sub> = 0 mA) | I <sub>CC2</sub> | | | 30 | mA | | Output low voltage (I <sub>OL</sub> = 2.1 mA) | V <sub>OL</sub> | | | 0.45 | ٧ | | Output high voltage ( $I_{OH} = -400 \mu A$ ) | V <sub>OH1</sub> | 2.4 | | | ٧ | | Output high voltage ( $I_{OH} = -100 \mu A$ ) | V <sub>OH2</sub> | V <sub>CC</sub> -0.7 | | | ٧ | FUJITSU <sup>1.</sup> V<sub>CC</sub> must be applied either before or coincident with V<sub>PP</sub> and removed either after or coincident with V<sub>PP</sub>. ## **AC** Characteristics (Recommended operating conditions unless otherwise noted.) | | | MBM27C256A-20 | | MBM27C256A-25 | | | |--------------------------------------------------------|-----------------|---------------|-----|---------------|-----|------| | Parameter | Symbol | Min | Max | Min | Max | Unit | | Address access time (1)<br>(E = OE = V <sub>IL</sub> ) | tacc | | 200 | | 250 | ns | | E to output valid (OE = VIL) | tE | | 200 | | 250 | ns | | OE to output valid (E = V <sub>IL</sub> ) (1) | <sup>t</sup> OE | | 75 | | 100 | ns | | OE, E high to output float (2, 3) | t <sub>DF</sub> | 0 | 60 | 0 | 60 | ns | | Address to output hold (3) | <sup>t</sup> он | 0 | | 0 | | ns | #### Notes - 1. OE may be delayed up to tACC-toE after the following edge of E without impact on tACC. 2. toE is specified from OE, E, whichever occurs first. Output float is defined as the point where data is no longer driven. - 3. Sampling, not 100% tested. ### Operation Timing Diagram **AC Test Conditions** (Including programming) Input Pulse Levels: .......................0.45V to 2.4V C256-7 FUJITSU #### Programming/Erasing Information #### **Memory Cell Description** The MBM27C256A-W is fabricated using a single-transistor stacked gate cell construction, implemented via double-laver polysilicon technology. The individual cells consist of a bottom floating gate and a top select gate as shown in Mem-ory Cell diagram. The top gate is connected to the row decoder, while the floating gate is used for charge storage. The cell is programmed by the injection of high energy electrons through the oxide and onto the floating gate. The presence of the charge on the floating gate causes a shift in the cell threshold as shown in Memory Cell Threshold Shift diagram. In the initial state. the cell has a low threshold (VTH1) which will enable the transistor to be turned on when the cell is selected (via the top select gate). Programming shifts the threshold to a higher level ( $V_{TH0}$ ), thus preventing the cell transistor from turning on when selected. The status of the cell (i.e., whether programmed or not) can be determined by examining its state at the sense threshold (V<sub>THS</sub>), as indicated by the dotted line as shown in Memory Cell Threshold Shift diagram. Upon delivery from Fujitsu, or after each erasure (see Erasure section), the MBM27C256A-W has all 262,144-bits in the "1", or high, state. "0's" are loaded into the MBM27C256A-W through the procedure of programming. The MBM27C256A-W is programmed with a fast programming algorithm designed by Fujitsu called Quick Pro™. The programming mode is entered when +12.5V and +6V are applied to the VPP pin and $V_{CC}$ pin respectively, and $\overline{E}$ and $\overline{OE}$ are at $V_{IH}$ . A 0.1 $\mu F$ capacitor between $V_{PP}$ and GND is needed to prevent excessive voltage transients, which could damage the device. The address to be pro-grammed is applied to the proper address pins. The 8-bit pattern is placed on the respective output pins. The voltage levels should be standard TTL levels. When both the address and data are stable, a sequence of single TTL lowlevel pulses are applied to the E pin followed by an additional pulse to the E pin to accomplish the programming. Procedure of Quick Pro™ (Refer to the attached flow chart.) - 1) Input the start address (start address = G). - Set $V_{CC} = 6V$ , $V_{PP} = 12.5V$ and $\overline{E} = V_{IH}$ . Clear the programming - pulse counter (X ← 0). Input data to respective - Apply ONE programming pulse (tpw = 1 ms Typ.) - Increment the counter $(X \leftarrow X + 1)$ . - Compare the number (=X) of applied programming pulse with 25 and then verify the pro- grammed data. If the programmed data is verified, go to the next step regardless of X value. If X = 25 and programmed data is not verified, the device fails. - Apply one additional wide programming pulse to E (3X ms). - Compare the address with an end address (=N). If the programmed address is the end address, proceed to the next step. If not, increment the address $(G \leftarrow G+1)$ and then go to the step 3) for the next address. - 10) Set V<sub>CC</sub> = V<sub>PP</sub> = 5V. 11) Verify all the data. If the programmed data is not the same as the input data, the part failed. If it is the same, the program is completed. A continuous TTL low level should not apply to CE input pin during the program mode ( $V_{PP} = 12.5V$ , $V_{CC} = 6V$ and $\overline{OE} = V_{IH}$ ) because it is required that one programming pulse width does not exceed 78.75 ms at each address. #### **Memory Cell** #### **Memory Cell Threshold Shift** V<sub>TH</sub>1 (NOT PROGRAMMED) NOT PROGRAMMED PROGRAMMED PROGRAM SELECT GATE VOLTAGE (V) V<sub>THS</sub> V<sub>TH0</sub> (SENSE THRESHOLD) (PROGRAMMED) Quick Pro™ is a trademark of Fujitsu Limited. 귷 CURRENT THROUGH TRANSISTOR #### Programming/Erasing Information (Continued) #### Erasure In order to clear all locations of their programmed contents, it is necessary to expose the MBM27C256A-W to an ultraviolet light source. A dosage of 15W-seconds/cm2 is required to completely erase an MBM27C256A-W. This dosage can be obtained by exposure to an ultraviolet lamp (wavelength of 2537 Angstroms (Å) with intensity of 12,000 μW/cm<sup>2</sup>) for 15 to 20 minutes. The MBM27C256A-W should be about one inch from the source and all filters should be removed from the UV light source prior to It is important to note that the MBM27C256A-W and similar devices, will erase with light sources having wavelengths shorter than 4000 Å. Although erasure times will be much longer than with UV sources at 2537 Å, nevertheless, the exposure to fluorescent light and sunlight will eventually erase the MBM27C256A-W and such exposure should be prevented to realize maximum system reliability. If used in such an environment, the package windows should be covered by an opaque label or substance. ## **AC** Characteristics $(T_A = 25^{\circ}C \pm 5^{\circ}C, V_{CC} = 6V \pm 0.25V, V_{PP} = 12.5V \pm 0.3V)$ | Parameter | Symbol | Min | Тур | Max | Unit | |--------------------------------------|------------------|------|-----|-------|-------| | Address setup time | t <sub>AS</sub> | 2 | | | μз | | Chip enable setup time | tces | 2 | | | μs | | Output enable setup time | toes | 2 | | | μз | | Data setup time | t <sub>DS</sub> | 2 | | | μs | | V <sub>PP</sub> setup time | tvs | 2 | | | μв | | Address hold time | t <sub>AH</sub> | 2 | | | μs | | Output enable hold time (1) | <sup>t</sup> OEH | 2 | | | μs | | Data hold time | t <sub>DH</sub> | 2 | | | μs | | Output enable recovery time (1) | tor | 2 | | | μв | | Chip enable to data valid | t <sub>DV</sub> | | | 1 | μs | | Output disable to output float delay | t <sub>DF</sub> | | | 105 | ns | | Programming pulse width | t <sub>PW</sub> | 0.95 | 1 | 1.05 | ms | | Additional programming pulse width | t <sub>APW</sub> | 2.85 | | 78.75 | ms | | Programming pulse number | X | 1 | | 25 | times | #### Note: 1. $t_{OEH}$ + $t_{OR}$ $\geq$ 50 $\mu$ s. #### Electronic Signature The MBM27C256A-W has electronic signature mode which is intended to be used with programming equipment for the purpose of automatically matching the device to be programmed with its corresponding programming algo- The electronic signature is activated when +12V is applied to address line A<sub>9</sub> (pin 24) of the MBM27C256A-W. Two identifier bytes are read out from the outputs by toggling address line $A_0$ (pin 10) from $V_{IL}$ to $V_{IH}$ . The address lines from A<sub>1</sub> and A<sub>13</sub> must be held at VIL to keep the electronic signature mode. See the table below. | A <sub>0</sub> | 01 | 02 | Ο <sub>3</sub> | 04 | O <sub>5</sub> | 06 | 07 | O <sub>8</sub> | Definition | |----------------|----|----|----------------|----|----------------|----|----|----------------|-------------| | VIL | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | Manufacture | | VIH | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | Device | #### Notes: $A_9 = 12V \pm 0.5V.$ $A_1$ thru $A_8 = A_{10}$ thru $A_{13} = \overline{CE} = \overline{OE} = V_{IL}$ . A<sub>14</sub> = Either V<sub>IL</sub> or V<sub>IH</sub>. Programming/Erasing Information (Continued) DC Characteristics $(T_A = 25^{\circ}C \pm 5^{\circ}C, V_{CC} = 6V \pm 0.25V, V_{PP} = 21V \pm 0.5V)$ | Parameter | Symbol | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------|-----------------|------|-----|-----------------------|------| | Input leakage current (V <sub>IN</sub> = 5.25V/0.45V) | l <sub>LI</sub> | | | 10 | μΑ | | V <sub>PP</sub> supply current during programming pulse (E = V <sub>IL</sub> ) | lpp | | | 40 | mA | | V <sub>CC</sub> supply current | Icc | | | 30 | mA | | Input low level | V <sub>IL</sub> | -0.1 | | 0.8 | V | | Input high level | V <sub>IH</sub> | 2.0 | | V <sub>CC</sub> + 0.3 | V | | Output low voltage during verify (I <sub>OL</sub> = 2.1 mA) | V <sub>OL</sub> | | | 0.45 | ٧ | | Output high voltage during verify (IOH = -400 µA) | V <sub>OH</sub> | 2.4 | | | v | #### Notes: $V_{CC}$ must be applied either coincident with or before $V_{PP}$ and removed either coincident with or after $V_{PP}$ . Vpp must not be greater than 21.5V including overshoot. Permanent device damage may occur if the device is taken out or put into socket with $V_{PP} = 21V$ . Also, during $E = V_{R}$ . $V_{PP}$ must not be switched from 5V to 21V or vice-versa. #### **Programming Waveform** A STATE OF THE STA MBM27C256A-20-W MBM27C256A-25-W Programming/Erasing Information (Continued) **Quick Program Flow Chart** FUJITSU **Package Dimensions** Dimensions in Inches (millimeters) 28-Lead Ceramic (CERDIP with Transparent Lid) Dual In-Line Package (Case No.: DIP-28C-C01) 32-Pad Ceramic (Metal Seal) Leadless Chip Carrier (Case No.: LCC-32C-A01) \*SHAPE OF PIN 1 INDEX: SUBJECT TO CHANGE WITHOUT NOTICE.